26 LCD CONTROLLER (LCDC)
S1C33L26 TECHNICAL MANUAL
Seiko Epson Corporation
26-9
FPFRAME
FPLINE
FPDRDY (MOD)
FPDAT[7:4]
FPLINE
FPDRDY (MOD)
FPSHIFT
FPDAT7
FPDAT6
FPDAT5
FPDAT4
Line 1
1-R1 1-G2
1-B319
1-G1 1-B2
1-R320
1-B1 1-R3
1-G320
1-R2 1-G3
1-B3
1-R4
1-G4
1-B4
1-B320
Line 2
Line 3
Line 1
Line 2
Line 4
Line 239 Line 240
VDP
VNDP
VT
HDP
HNDP
HT
*
Diagram drawn with 2 FPLINE vertical blank period
Example timing for a 320
×
240 panel
5.2.4 4-bit Single Color Panel Timing Chart (Example)
Figure 26.
FPFRAME
FPLINE
FPDAT[7:0]
FPLINE
FPSHIFT
FPSHIFT2
FPDAT7
FPDAT6
FPDAT5
FPDAT4
FPDAT3
FPDAT2
FPDAT1
FPDAT0
Line 1
1-R1 1-G1
1-R236
1-B1 1-R2
1-B236
1-G2 1-B2
1-G237
1-R3 1-G3
1-R238
1-B3 1-R4
1-B238
1-G4 1-B4
1-G239
1-R5 1-G5
1-R240
1-B5 1-R6
1-B240
1-G6
1-R7
1-B7
1-G8
1-R9
1-B9
1-G10
1-R11
1-B6
1-G7
1-R8
1-B8
1-G9
1-R10
1-B10
1-G11
1-B11
1-G12
1-R13
1-B13
1-G14
1-R15
1-B15
1-G16
1-R12
1-B12
1-G13
1-R14
1-B14
1-G15
1-R16
1-B16
Line 2
Line 3
Line 1
Line 2
Line 4
Line 239 Line 240
VDP
VNDP
VT
HDP
HNDP
HT
*
Diagram drawn with 2 FPLINE vertical blank period
Example timing for a 320
×
240 panel
5.2.5 8-bit Single Color Panel (Format 1) Timing Chart (Example)
Figure 26.