REVISION HISTORY
Code No.
Page
Contents
411900101
26-13
LCDC: HR-TFT Panel Timing Parameters
(Old) LCFC_FPFR register
(New) LCDC_FPFR register
26-31
LCDC: Inverting and blanking the display
(Old) This is accomplished by inverting the display data output from the look-up tables, rather than by in-
verting the pixel data in the display memory.
(New) This is accomplished by inverting the display data output from the LCDC, rather than by inverting
the pixel data in the display memory.
26-46
LCDC: LCDC Display Mode Register (LCDC_DISPMOD) - (D25) SWINV: Software Video Invert Bit
(Old) Inverse operation is applied to output of the look-up tables, and does not affect the display memory.
(New) Inverse operation is applied to the LCDC output, and does not affect the display memory.
27-4
GE: Relationship between LCD display and work area
(Old) For correspondence between GE and LCDC settings, see Section 27.8.
(New) For correspondence between GE and LCDC settings, see Section 27.7.
28-2
USB: USB Operating Clocks
(Old) This clock can be stopped after USB control register settings have been finished.
(New) Deleted
28-27
USB: SIE_IntStat (SIE Interrupt Status) - (D6) NonJ
(Old) This bit is valid when the InSUSPEND bit of the USB_Control register is set to 1.
(New) This bit is valid when the InSUSPEND bit of the USB_Control register is set to 1. This bit is valid
during snooze as well.
31-1
Electrical characteristics: Absolute maximum rating
(Old) No description
(New)
*
2) The maximum input voltage range of the #STBY pin is V
SS
- 0.3 V to 4.0 V.
Electrical characteristics: Recommended operating conditions
(Old) No description
(New)
*
1) HV
DD
/AV
DD
≥
LV
DD
/RTCV
DD
/PLLV
DD
LV
DD
= RTCV
DD
= PLLV
DD
*
2) The recommended input voltage range of the #STBY pin is V
SS
- 0.3 V to 3.6 V.
32-1
Basic external connection diagram: #STBY
Modified the figure
AP-B-2
Power Saving: List of clock control conditions
Modified Table B.2
AP-C-3
Mounting precautions: Precautions on VBUS
Modified the figure
AP-D-1
Boot: Boot mode
(Old) Note: ... Note, however, ... Connect a pull-down resistor to the #CE10 pin to set the pin level to 0.
(New) Note: ... Note, however, ... pull-up or pull-down resistor to set the #CE10 pin input level to 1 or 0.
AP-D-3
Boot: Configuration of SPI-EEPROM boot system
(Old) When the S1C33L26 is turned on or reset with both the BOOT and #CE10 pins left open (or set to 1), ...
(New) When the S1C33L26 is turned on or reset with the BOOT and #CE10 pins set to 1 (HV
DD
), ...
Modified Figure D.3.1.1
AP-D-6
Boot: Configuration of PC RS232C boot system
(Old) When the S1C33L26 is turned on or reset with the BOOT pin left open (or set to 1) ...
(New) When the S1C33L26 is turned on or reset with the BOOT pin set to 1 (HV
DD
) ...
Modified Figure D.4.1.1