19 UNIVERSAL SERIAL INTERFACE WITH LCD INTERFACE (USIL)
19-50
Seiko Epson Corporation
S1C33L26 TECHNICAL MANUAL
D[7:6]
LPHD[1:0]: Hold Cycle Bits
Configures the hold cycle of the LCD parallel interface.
8.9 Hold Cycle Settings
Table 19.
LPHD[1:0]
Number of hold cycles
0x3
4 cycles
0x2
3 cycles
0x1
2 cycles
0x0
1 cycle
(Default: 0x0)
D[5:4]
LPST[1:0]: Setup Cycle Bits
Configures the setup cycle of the LCD parallel interface.
8.10 Setup Cycle Settings
Table 19.
LPST[1:0]
Number of setup cycles
0x3
4 cycles
0x2
3 cycles
0x1
2 cycles
0x0
1 cycle
(Default: 0x0)
D[3:0]
LPWT[3:0]: Wait Cycle Bits
Configures the wait cycle of the LCD parallel interface.
8.11 Wait Cycle Settings
Table 19.
LPWT[3:0]
Number of wait cycles
0xf
15 cycles
0xe
14 cycles
:
:
0x1
1 cycle
0x0
0 cycles
(Default: 0x0)
T8 Ch.3 output clock
USIL_CS (lcdp_cs)
USIL_DI (lcdp_a0)
USIL_CK (lcdp_rd)
LCD_D[7:0] (RD)
USIL_DO (lcdp_wr)
LCD_D[7:0] (WR)
valid
valid
valid
Wait cycle
Setup cycle
Hold cycle
4.8.8 Access Timing Parameters
Figure 19.