
Publication No. 980938 Rev. K
Model T940 User Manual
Astronics Test Systems
DRM Timing Characteristics J-3
x + 2n = 86 ns
x + 4n = 140 ns
Thus: n = 27 master clocks; x = 32 ns of fixed delay
Add to x: Linked or VXI Local Bus adjustments
Note: The programmable delay can correct for this input offset.
External Halt Setup Time to SEQ_CLK Out
AUX LVTTL to LVTTL: 22 ns min.
Note: For all master clock frequencies, the master clock stops before a
Phase at 0 ns will be asserted.
External Pause to CLK Cease
There are no clocked elements in this path.
AUX LVTTL to CLK_Stop*: 22 ns.
In addition to this, there is an additional amount of time up to ½ the period of
the master clock before the master clock appears to stop (FE).
*
An internal signal
External Pause/Phase Resume to CLK Resume
There are no clocked elements in this path.
AUX LVTTL to (NOT) CLK_Stop: 22 ns.
To addition to this, there is an additional amount of time up to one full period
of the master clock before the master clock actually restarts (RE).
External Jump Setup Time to T0CLK In
AUX LVTTL to Jump Test (AUX LVTTL): 20 ns.
Jump Test setup time to Jump Strobe (AUX LVTTL): 2 ns
Jump Strobe to T0CLK_In (AUX LVTTL): 36 ns (500 MHz master clock)
Jump Strobe to T0CLK_In (AUX LVTTL): 140 ns (100 MHz master clock)
x + 2n = 36 ns
x + 10n = 140 ns
Thus: n = 13 master clocks; x = 10 ns
Add to x: Linked or VXI Local Bus adjustments