Semiconductor Group
8-3
1997-10-01
Fail Safe Mechanisms
C541U
8.1.2 Watchdog Timer Control / Status Flags
The watchdog timer is controlled by control and status flags which are located in SFR WDCON.
Special Function Register WDCON (Address C0H)
Reset Value : XXXX 0000B
Bit
Function
–
Reserved bits for future use.
OWDS
Oscillator watchdog timer status flag.
Set by hardware when an oscillator watchdog reset occured. Can be
set and cleared by software.
WDTS
Watchdog timer status flag.
Set by hardware when a watchdog timer reset occured. Can be
cleared and set by software.
WDT
Watchdog timer refresh flag.
Set to initiate a refresh of the watchdog timer. Must be set directly
before SWDT is set to prevent an unintentional refresh of the
watchdog timer.
SWDT
Watchdog timer start flag.
Set to activate the watchdog timer. When directly set after setting
WDT, a watchdog timer refresh is performed.
MSB
LSB
C0H
WDCON
–
–
–
–
OWDS
WDTS
WDT
SWDT
7
6
5
4
3
2
1
0
Bit No.
Содержание C541U
Страница 1: ... 8 LW 026 0LFURFRQWUROOHU 8VHU V 0DQXDO http www siem ens d Sem iconductor ...
Страница 7: ......
Страница 21: ...Semiconductor Group 2 6 1997 10 01 Fundamental Structure C541U ...
Страница 37: ...Semiconductor Group 4 6 1997 10 01 External Bus Interface C541U ...
Страница 133: ...Semiconductor Group 6 88 1999 04 01 On Chip Peripheral Components C541U ...
Страница 163: ...Semiconductor Group 8 8 1997 10 01 Fail Safe Mechanisms C541U ...
Страница 185: ...Semiconductor Group 10 14 1997 10 01 OTP Memory Operation C541U ...
Страница 192: ...Semiconductor Group 12 7 Index C541U ...