CONTENTS
vi
Seiko epson Corporation
S1C17153 TeChniCal Manual
(Rev. 1.0)
19.1 Overview .......................................................................................................................19-1
19.2 Operation Mode and Output Mode ................................................................................19-1
19.3 Multiplication .................................................................................................................19-2
19.4 Division ..........................................................................................................................19-3
19.5 MAC ..............................................................................................................................19-4
19.6 Reading Operation Results ...........................................................................................19-6
20.1 Absolute Maximum Ratings ..........................................................................................20-1
20.2 Recommended Operating Conditions ...........................................................................20-1
20.3 Current Consumption ....................................................................................................20-1
20.4 Oscillation Characteristics .............................................................................................20-3
20.5 External Clock Input Characteristics .............................................................................20-3
20.6 Input/Output Pin Characteristics ...................................................................................20-3
20.7 SPI Characteristics ........................................................................................................20-5
20.8 LCD Driver Characteristics ............................................................................................20-5
20.9 SVD Circuit Characteristics ...........................................................................................20-8
21 Basic external Connection Diagram ........................................................................21-1
22 evaluation Package ...................................................................................................22-1
appendix a list of i/O Registers ................................................................................ aP-a-1
UART (with IrDA) Ch.0 .................................... AP-A-3
8-bit Timer Ch.0 ............................................... AP-A-4
Interrupt Controller .......................................... AP-A-4
SPI Ch.0 .......................................................... AP-A-4
Clock Timer ..................................................... AP-A-5
Watchdog Timer .............................................. AP-A-5
Clock Generator .............................................. AP-A-5
0x5070–0x5071, 0x50a0–0x50a6 LCD Driver ...................................................... AP-A-6
0x5100–0x5102
SVD Circuit ...................................................... AP-A-7
Power Generator ............................................. AP-A-8
Sound Generator ............................................. AP-A-8
P Port & Port MUX .......................................... AP-A-8
MISC Registers .............................................. AP-A-10
16-bit PWM Timer Ch.0 .................................. AP-A-11
ROM Controller .............................................. AP-A-12
Real-time Clock .............................................. AP-A-12
S1C17 Core I/O .............................................. AP-A-13
B.1 Clock Control Power Saving......................................................................................... AP-B-1
B.2 Reducing Power Consumption via Power Supply Control ........................................... AP-B-3
appendix C Mounting Precautions ............................................................................ aP-C-1
appendix D Measures against noise ........................................................................ aP-D-1
appendix e initialization Routine ............................................................................... aP-e-1
appendix F Mask ROM Code Development .............................................................. aP-F-1
Revision history