![Seiko Epson S1C17153 Technical Manual Download Page 180](http://html1.mh-extra.com/html/seiko-epson/s1c17153/s1c17153_technical-manual_1235939180.webp)
aPPenDiX a liST OF i/O ReGiSTeRS
aP-a-10
Seiko epson Corporation
S1C17153 TeChniCal Manual
(Rev. 1.0)
Register name address
Bit
name
Function
Setting
init. R/W
Remarks
P0[7:4] Port
Function Select
Register
(P04_07PMuX)
0x52a1
(8 bits)
D7–6
P07MuX[1:0]
P07 port function select
P07MUX[1:0]
Function
0x0 R/W
0x3
0x2
0x1
0x0
reserved
SDO0
#BZ
P07
D5–4
P06MuX[1:0]
P06 port function select
P06MUX[1:0]
Function
0x0 R/W
0x3
0x2
0x1
0x0
reserved
SDI0
BZ
P06
D3–2
P05MuX[1:0]
P05 port function select
P05MUX[1:0]
Function
0x0 R/W
0x3
0x2
0x1
0x0
reserved
#SPISS0
TOUTB0/CAPB0
P05
D1–0
P04MuX[1:0]
P04 port function select
P04MUX[1:0]
Function
0x0 R/W
0x3
0x2
0x1
0x0
reserved
reserved
TOUTA0/CAPA0
P04
P1[3:0] Port
Function Select
Register
(P10_13PMuX)
0x52a2
(8 bits)
D7–6
P13MuX[1:0]
P13 port function select
P13MUX[1:0]
Function
0x0 R/W
0x3
0x2
0x1
0x0
reserved
reserved
P13
reserved
D5–4
P12MuX[1:0]
P12 port function select
P12MUX[1:0]
Function
0x0 R/W
0x3
0x2
0x1
0x0
reserved
#BZ
P12
reserved
D3–2
P11MuX[1:0]
P11 port function select
P11MUX[1:0]
Function
0x0 R/W
0x3
0x2
0x1
0x0
reserved
BZ
P11
reserved
D1–0
P10MuX[1:0]
P10 port function select
P10MUX[1:0]
Function
0x0 R/W
0x3
0x2
0x1
0x0
reserved
SPICLK0
FOUTB
P10
0x5324–0x532c
MiSC Registers
Register name address
Bit
name
Function
Setting
init. R/W
Remarks
MiSC Protect
Register
(MiSC_PROT)
0x5324
(16 bits)
D15–0
PROT[15:0]
MISC register write protect
Writing 0x96 removes the write
protection of the MISC regis-
ters (0x5326–0x532a).
Writing another value set the
write protection.
0x0 R/W
Vector Table
address low
Register
(MiSC_TTBRl)
0x5328
(16 bits)
D15–8
TTBR[15:8]
Vector table base address A[15:8]
0x0–0xff
0x80 R/W
D7–0
TTBR[7:0]
Vector table base address A[7:0]
(fixed at 0)
0x0
0x0
R
Vector Table
address high
Register
(MiSC_TTBRh)
0x532a
(16 bits)
D15–8
–
reserved
–
–
–
0 when being read.
D7–0
TTBR[23:16]
Vector table base address
A[23:16]
0x0–0xff
0x0 R/W
PSR Register
(MiSC_PSR)
0x532c
(16 bits)
D15–8
–
reserved
–
–
–
0 when being read.
D7–5
PSRil[2:0]
PSR interrupt level (IL) bits
0x0 to 0x7
0x0
R
D4
PSRie
PSR interrupt enable (IE) bit
1 1 (enable)
0 0 (disable)
0
R
D3
PSRC
PSR carry (C) flag
1 1 (set)
0 0 (cleared)
0
R
D2
PSRV
PSR overflow (V) flag
1 1 (set)
0 0 (cleared)
0
R
D1
PSRZ
PSR zero (Z) flag
1 1 (set)
0 0 (cleared)
0
R
D0
PSRn
PSR negative (N) flag
1 1 (set)
0 0 (cleared)
0
R