![Seiko Epson S1C17153 Technical Manual Download Page 96](http://html1.mh-extra.com/html/seiko-epson/s1c17153/s1c17153_technical-manual_1235939096.webp)
11 16-BiT PWM TiMeR (T16a2)
S1C17153 TeChniCal Manual
Seiko epson Corporation
11-17
(Rev. 1.0)
In capture mode (CCBMD = 1)
When the counter value is captured at the external trigger signal (CAPB
x
) edge selected using CAPB-
TRG[1:0]/T16A_CCCTL
x
register, the captured value is loaded to this register. At the same time a
capture B interrupt can be generated, thus the captured counter value can be read out in the interrupt
handler.
T16a Comparator/Capture Ch.
x
interrupt enable Register (T16a_ien
x
)
Register name address
Bit
name
Function
Setting
init. R/W
Remarks
T16a
Comparator/
Capture Ch.
x
interrupt enable
Register
(T16a_ien
x
)
0x540a
(16 bits)
D15–6
–
reserved
–
–
–
0 when being read.
D5
CaPBOWie
Capture B overwrite interrupt enable 1 Enable
0 Disable
0
R/W
D4
CaPaOWie
Capture A overwrite interrupt enable 1 Enable
0 Disable
0
R/W
D3
CaPBie
Capture B interrupt enable
1 Enable
0 Disable
0
R/W
D2
CaPaie
Capture A interrupt enable
1 Enable
0 Disable
0
R/W
D1
CBie
Compare B interrupt enable
1 Enable
0 Disable
0
R/W
D0
Caie
Compare A interrupt enable
1 Enable
0 Disable
0
R/W
D[15:6] Reserved
D5
CaPBOWie: Capture B Overwrite interrupt enable Bit
Enables or disables capture B overwrite interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CAPBOWIE to 1 enables capture B overwrite interrupt requests to the ITC. Setting it to 0 dis-
ables interrupts.
D4
CaPaOWie: Capture a Overwrite interrupt enable Bit
Enables or disables capture A overwrite interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CAPAOWIE to 1 enables capture A overwrite interrupt requests to the ITC. Setting it to 0 dis-
ables interrupts.
D3
CaPBie: Capture B interrupt enable Bit
Enables or disables capture B interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CAPBIE to 1 enables capture B interrupt requests to the ITC. Setting it to 0 disables interrupts.
D2
CaPaie: Capture a interrupt enable Bit
Enables or disables capture A interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CAPAIE to 1 enables capture A interrupt requests to the ITC. Setting it to 0 disables interrupts.
D1
CBie: Compare B interrupt enable Bit
Enables or disables compare B interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CBIE to 1 enables compare B interrupt requests to the ITC. Setting it to 0 disables interrupts.
D0
Caie: Compare a interrupt enable Bit
Enables or disables compare A interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CAIE to 1 enables compare A interrupt requests to the ITC. Setting it to 0 disables interrupts.