TEST FEATURES
15-20
AVCC : linkage bit;
NC : linkage bit_vector(1 to 3));
use STD_1149_1_1990.all;
use i960JX_a.all;
--This list describes the physical pin layout of all signals
attribute PIN_MAP of JX_Processor : entity is PHYSICAL_PIN_MAP;
constant PGA_14x14 : PIN_MAP_STRING := -- Define PinOut of PGA
"TDI : F16,"&
"RDYRCVBAR : E15,"&
"TRSTBAR : C17,"&
"TCK : C16,"&
"TMS : B17,"&
"HOLD : C15,"&
"XINTBARX : (B16, C14, B15, C13, B14, A15, A14, C12),"&
"NMIBAR : B12,"&
"FAILBAR : B09,"&
"ALEBAR : C08,"&
"TDO : CO7,"&
"WIDTH : (C06, BO6),"&
"A32 : (A04, C05),"&
"BLASTBAR : BO3,"&
"DCBAR : C02,"&
"ADSBAR : C03,"&
"WRBAR : B01,"&
"DTRBAR : B02,"&
"DENBAR : E03,"&
"HOLDA : D02,"&
"ALE : C01,"&
"LOCKONCEBAR : D01,"&
"BSTAT : F03,"&
"BEBAR : (E01, E02, G03, H03),"&
"AD : (P03, R02, Q03, R03, S03, R04, S04, Q05, Q06, Q07,"&
" Q08, R09, S09, Q09, Q10, Q11, Q12, S14, R14, Q13,"&
" S15, R15, Q14, R16, Q15, R17, Q16, P15, Q17, P16,"&
" M15, N15),"&
"CLKIN : J17,"&
"RESETBAR : G15,"&
"STEST : F17,"&
"VCC : (S13, S12, S11, S10, S08, S07, S06, S05, N17, M17," &
" M01, L17, L01, K17, K01, J01, H17, H01, G17, G01," &
" F01, E17, A13, A11, A10, A08, A07, A06, A05), " &
"VSS : (R13, R12, R11, R10, R08, R07, R06, R05, N16, N02," &
" M02, L16, L02, K16, K02, J16, J02, H16, H02, G16," &
" G02, F02, E16, B13, B11, B10, B08, B07, B05)," &
"AVCC : L15 ";
attribute Tap_Scan_In of TDI : signal is true;
attribute Tap_Scan_Mode of TMS : signal is true;
attribute Tap_Scan_Out of TDO : signal is true;
attribute Tap_Scan_Reset of TRSTBAR : signal is true;
attribute Tap_Scan_Clock of TCK : signal is (33.0e6, BOTH);
attribute Instruction_Length of JX_Processor: entity is 4;
attribute Instruction_Opcode of JX_Processor: entity is
"BYPASS (1111)," &
"EXTEST (0000)," &
"SAMPLE (0001)," &
"IDCODE (0010)," &
Example 15-1. Boundary Scan Description Language Example
(Sheet 2 of 4)
Summary of Contents for i960 Jx
Page 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Page 24: ......
Page 25: ...1 INTRODUCTION ...
Page 26: ......
Page 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Page 36: ......
Page 46: ......
Page 47: ...3 PROGRAMMING ENVIRONMENT ...
Page 48: ......
Page 73: ...4 CACHE AND ON CHIP DATA RAM ...
Page 74: ......
Page 85: ...5 INSTRUCTION SET OVERVIEW ...
Page 86: ......
Page 111: ...6 INSTRUCTION SET REFERENCE ...
Page 112: ......
Page 233: ...7 PROCEDURE CALLS ...
Page 234: ......
Page 256: ......
Page 257: ...8 FAULTS ...
Page 258: ......
Page 291: ...9 TRACING AND DEBUGGING ...
Page 292: ......
Page 309: ...10 TIMERS ...
Page 310: ......
Page 324: ......
Page 325: ...11 INTERRUPTS ...
Page 326: ......
Page 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Page 370: ......
Page 412: ......
Page 413: ...13 MEMORY CONFIGURATION ...
Page 414: ......
Page 429: ...14 EXTERNAL BUS ...
Page 430: ......
Page 468: ......
Page 469: ...15 TEST FEATURES ...
Page 470: ......
Page 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Page 494: ......
Page 502: ......
Page 503: ...B OPCODES AND EXECUTION TIMES ...
Page 504: ......
Page 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Page 516: ......
Page 523: ...D REGISTER AND DATA STRUCTURES ...
Page 524: ......
Page 550: ......
Page 551: ...GLOSSARY ...
Page 552: ......
Page 561: ...INDEX ...
Page 562: ......
Page 578: ......