INDEX
Index-12
location
3-3
r0
7-20
Previous Frame Pointer Register (PFP) (r0)
7-20
priority-31 interrupts
11-3
,
11-18
procedure calls
branch-and-link
7-1
call and return mechanism
7-1
leaf procedures
7-1
procedure stack
7-3
growth
7-3
Process Control Block (PRCB)
3-1
,
3-11
,
4-4
,
12-1
,
12-16
alignment
3-15
configuration
12-16
register cache configuration word
12-19
Process Controls (PC) Register
3-21
Process Controls (PC) register
3-21
execution mode flag
3-21
initialization
3-22
modification
3-22
modpc
3-22
priority field
3-21
processor state flag
3-21
trace enable bit
3-22
trace fault pending flag
3-22
processor initialization
12-1
processor management instructions
5-19
processor state registers
3-1
,
3-17
Arithmetic Controls (AC) register
3-18
Instruction Pointer (IP) register
3-17
Process Controls (PC) register
3-21
Trace Controls (TC) register
3-23
programming
logical memory attributes
13-13
R
r0 Previous Frame Pointer (PFP)
7-20
RAM
3-11
internal data
described
4-1
RAM, internal data
3-16
region boundaries
bus transactions across
13-7
register
access
11-27
addressing
3-4
addressing and alignment
3-5
Breakpoint Control (BPCON)
9-7
cache
3-17
,
4-2
control
3-7
memory-mapped
3-6
DEVICEID
memory location
3-3
global
3-2
indirect addressing mode
register-indirect-with-displacement
2-7
register-indirect-with-index
2-7
register-indirect-with-index-and-displacemen
t
2-8
register-indirect-with-offset
2-7
Interrupt Control (ICON)
11-21
Interrupt Mapping (IMAP0-IMAP2)
11-23
Interrupt Mask (IMSK)
11-25
Interrupt Pending (IPND)
11-25
local
allocation
3-3
management
3-3
processor-state
3-17
scoreboarding
example
3-4
TCRx
10-6
Registers
Arithmetic Controls (AC) Register
3-18
Breakpoint Control Register (BPCON)
9-8
Data Address Breakpoint (DAB) Register Format
9-10
Instruction Breakpoint (IPB) Register Format
9-10
Instruction Pointer (IP) Register
3-17
Interrupt Control (ICON) Register
11-22
Interrupt Mapping (IMAP0-IMAP2) Registers
11-24
Interrupt Mask (IMSK) register
11-26
Interrupt Pending (IPND) Register
11-25
Previous Frame Pointer Register (PFP) (r0)
7-20
Process Controls (PC) Register
3-21
Timer Count Register (TCR0, TCR1)
10-6
Timer Mode Register (TMR0, TMR1)
10-3
Timer Reload Register (TRR0, TRR1)
10-7
Summary of Contents for i960 Jx
Page 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Page 24: ......
Page 25: ...1 INTRODUCTION ...
Page 26: ......
Page 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Page 36: ......
Page 46: ......
Page 47: ...3 PROGRAMMING ENVIRONMENT ...
Page 48: ......
Page 73: ...4 CACHE AND ON CHIP DATA RAM ...
Page 74: ......
Page 85: ...5 INSTRUCTION SET OVERVIEW ...
Page 86: ......
Page 111: ...6 INSTRUCTION SET REFERENCE ...
Page 112: ......
Page 233: ...7 PROCEDURE CALLS ...
Page 234: ......
Page 256: ......
Page 257: ...8 FAULTS ...
Page 258: ......
Page 291: ...9 TRACING AND DEBUGGING ...
Page 292: ......
Page 309: ...10 TIMERS ...
Page 310: ......
Page 324: ......
Page 325: ...11 INTERRUPTS ...
Page 326: ......
Page 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Page 370: ......
Page 412: ......
Page 413: ...13 MEMORY CONFIGURATION ...
Page 414: ......
Page 429: ...14 EXTERNAL BUS ...
Page 430: ......
Page 468: ......
Page 469: ...15 TEST FEATURES ...
Page 470: ......
Page 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Page 494: ......
Page 502: ......
Page 503: ...B OPCODES AND EXECUTION TIMES ...
Page 504: ......
Page 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Page 516: ......
Page 523: ...D REGISTER AND DATA STRUCTURES ...
Page 524: ......
Page 550: ......
Page 551: ...GLOSSARY ...
Page 552: ......
Page 561: ...INDEX ...
Page 562: ......
Page 578: ......