
iii
i960
®
Jx Microprocessor
Developer’s Manual
CHAPTER 1
INTRODUCTION
1.1
Product Features........................................................................................................... 1-4
1.1.1
Instruction Cache .................................................................................................... 1-4
1.1.2
Data Cache ............................................................................................................. 1-4
1.1.3
On-chip (Internal) Data RAM ................................................................................... 1-4
1.1.4
Local Register Cache .............................................................................................. 1-5
1.1.5
Interrupt Controller .................................................................................................. 1-5
1.1.6
Timer Support .......................................................................................................... 1-6
1.1.7
Memory-Mapped Control Registers (MMR) ............................................................. 1-6
1.1.8
External Bus ............................................................................................................ 1-6
1.1.9
Complete Fault Handling and Debug Capabilities ................................................... 1-7
1.2
ABOUT THIS MANUAL................................................................................................. 1-7
1.3
NOTATION AND TERMINOLOGY................................................................................ 1-8
1.3.1
Reserved and Preserved ......................................................................................... 1-8
1.3.2
Specifying Bit and Signal Values ............................................................................. 1-9
1.3.3
Representing Numbers ........................................................................................... 1-9
1.3.4
Register Names ....................................................................................................... 1-9
1.4
Related Documents..................................................................................................... 1-10
CHAPTER 2
DATA TYPES AND MEMORY ADDRESSING MODES
2.1
DATA TYPES ................................................................................................................ 2-1
2.1.1
Integers ................................................................................................................... 2-2
2.1.2
Ordinals ................................................................................................................... 2-2
2.1.3
Bits and Bit Fields .................................................................................................... 2-3
2.1.4
Triple- and Quad-Words .......................................................................................... 2-3
2.1.5
Register Data Alignment ......................................................................................... 2-3
2.1.6
Literals ..................................................................................................................... 2-4
2.2
BIT AND BYTE ORDERING IN MEMORY.................................................................... 2-4
2.2.1
Bit Ordering ............................................................................................................. 2-4
2.2.2
Byte Ordering .......................................................................................................... 2-4
2.3
MEMORY ADDRESSING MODES ............................................................................... 2-6
2.3.1
Absolute .................................................................................................................. 2-7
2.3.2
Register Indirect ...................................................................................................... 2-7
2.3.3
Index with Displacement ......................................................................................... 2-8
2.3.4
IP with Displacement ............................................................................................... 2-8
2.3.5
Addressing Mode Examples .................................................................................... 2-8
Summary of Contents for i960 Jx
Page 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Page 24: ......
Page 25: ...1 INTRODUCTION ...
Page 26: ......
Page 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Page 36: ......
Page 46: ......
Page 47: ...3 PROGRAMMING ENVIRONMENT ...
Page 48: ......
Page 73: ...4 CACHE AND ON CHIP DATA RAM ...
Page 74: ......
Page 85: ...5 INSTRUCTION SET OVERVIEW ...
Page 86: ......
Page 111: ...6 INSTRUCTION SET REFERENCE ...
Page 112: ......
Page 233: ...7 PROCEDURE CALLS ...
Page 234: ......
Page 256: ......
Page 257: ...8 FAULTS ...
Page 258: ......
Page 291: ...9 TRACING AND DEBUGGING ...
Page 292: ......
Page 309: ...10 TIMERS ...
Page 310: ......
Page 324: ......
Page 325: ...11 INTERRUPTS ...
Page 326: ......
Page 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Page 370: ......
Page 412: ......
Page 413: ...13 MEMORY CONFIGURATION ...
Page 414: ......
Page 429: ...14 EXTERNAL BUS ...
Page 430: ......
Page 468: ......
Page 469: ...15 TEST FEATURES ...
Page 470: ......
Page 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Page 494: ......
Page 502: ......
Page 503: ...B OPCODES AND EXECUTION TIMES ...
Page 504: ......
Page 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Page 516: ......
Page 523: ...D REGISTER AND DATA STRUCTURES ...
Page 524: ......
Page 550: ......
Page 551: ...GLOSSARY ...
Page 552: ......
Page 561: ...INDEX ...
Page 562: ......
Page 578: ......