OPCODES AND EXECUTION TIMES
B-9
B
Table B-9. MEM Format Instruction Encodings
31 ........24 23 ...19 18 .......14
13 ....... 12 11.................................................. 0
Opcode
src/dst
ABASE
Mode
Offset
31 ....... 24
23 ...19 18 ....... 14 13 ....... 12 .. 11 ....... 10 9....... 7
6 .. 5
4 ....... 0
Opcode
src/dst
ABASE
Mode
Scale
00
Index
Displacement
Effective Address
efa =
offset
opcode
dst
0
0
offset
offset(
reg
)
opcode
dst
reg
1
0
offset
(
reg
)
opcode
dst
reg
0
1
0
0
00
disp
+ 8 (IP)
opcode
dst
0
1
0
1
00
displacement
(
reg1
)[
reg2
*
scale
]
opcode
dst
reg1
0
1
1
1
scale
00
reg2
disp
opcode
dst
1
1
0
0
00
displacement
disp
(
reg
)
opcode
dst
reg
1
1
0
1
00
displacement
disp
[
reg
*
scale
]
opcode
dst
1
1
1
0
scale
00
reg
displacement
disp
(
reg1
)[
reg2
*
scale
]
opcode
dst
reg1
1
1
1
1
scale
00
reg2
displacement
Opcode
Mnemonic
Cycles to
Execute
Opcode
Mnemonic
Cycles to
Execute
80
ldob
(See Note 1.)
9A
stl
(See Note 1.)
82
stob
(See Note 1.)
A0
ldt
(See Note 1.)
84
bx
4-7
A2
stt
(See Note 1.)
85
balx
5-8
86
callx
9-12
B0
ldq
(See Note 1.)
88
ldos
(See Note 1.)
B2
stq
(See Note 1.)
8A
stos
(See Note 1.)
C0
ldib
(See Note 1.)
8C
lda
(See Note 1.)
C2
stib
(See Note 1.)
90
ld
(See Note 1.)
C8
ldis
(See Note 1.)
92
st
(See Note 1.)
CA
stis
(See Note 1.)
98
ldl
(See Note 1.)
1. The number of cycles required to execute these instructions is based on the addressing mode used (see
Table B-10
).
Summary of Contents for i960 Jx
Page 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Page 24: ......
Page 25: ...1 INTRODUCTION ...
Page 26: ......
Page 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Page 36: ......
Page 46: ......
Page 47: ...3 PROGRAMMING ENVIRONMENT ...
Page 48: ......
Page 73: ...4 CACHE AND ON CHIP DATA RAM ...
Page 74: ......
Page 85: ...5 INSTRUCTION SET OVERVIEW ...
Page 86: ......
Page 111: ...6 INSTRUCTION SET REFERENCE ...
Page 112: ......
Page 233: ...7 PROCEDURE CALLS ...
Page 234: ......
Page 256: ......
Page 257: ...8 FAULTS ...
Page 258: ......
Page 291: ...9 TRACING AND DEBUGGING ...
Page 292: ......
Page 309: ...10 TIMERS ...
Page 310: ......
Page 324: ......
Page 325: ...11 INTERRUPTS ...
Page 326: ......
Page 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Page 370: ......
Page 412: ......
Page 413: ...13 MEMORY CONFIGURATION ...
Page 414: ......
Page 429: ...14 EXTERNAL BUS ...
Page 430: ......
Page 468: ......
Page 469: ...15 TEST FEATURES ...
Page 470: ......
Page 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Page 494: ......
Page 502: ......
Page 503: ...B OPCODES AND EXECUTION TIMES ...
Page 504: ......
Page 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Page 516: ......
Page 523: ...D REGISTER AND DATA STRUCTURES ...
Page 524: ......
Page 550: ......
Page 551: ...GLOSSARY ...
Page 552: ......
Page 561: ...INDEX ...
Page 562: ......
Page 578: ......