INDEX
Index-9
INDEX
intctl
3-23
,
6-66
intdis
3-23
,
6-68
integer flow masking
5-23
integers
2-2
data truncation
2-2
sign extension
2-2
inten
3-23
,
6-69
internal data RAM
3-16
,
4-1
location
3-16
modification
4-1
overview
1-4
size
4-1
internal self test program
12-6
interrupt
timer
11-9
Interrupt Control (ICON) Register
11-22
Interrupt Control (ICON) register
1-5
memory-mapped addresses
11-21
interrupt controller
11-1
configuration
11-31
interrupt pins
11-18
overview
11-2
program interface
11-2
programmer interface
11-21
setup
11-31
Interrupt Controller Unit (ICU)
1-5
interrupt handling procedures
11-31
AC and PC registers
11-31
address space
11-31
global registers
11-31
instruction cache
11-31
interrupt stack
11-31
local registers
11-31
location
11-31
supervisor mode
11-31
Interrupt Mack (IMSK) register
atomic-read-modify-write sequence
3-6
Interrupt Map Control (IMAP0-IMAP2) registers
1-5
Interrupt Mapping (IMAP0-IMAP2) Registers
11-24
Interrupt Mapping (IMAP0-IMAP2) registers
11-23
interrupt mask
saving
11-17
Interrupt Mask (IMSK) register
1-5
,
11-25
,
D-18
Interrupt Mask (IMSK) Registers
11-26
Interrupt Pending (IPND) Register
11-25
Interrupt Pending (IPND) register
1-5
,
11-25
atomic-read-modify-write sequence
3-6
interrupt performance
caching of interrupt-handling
11-36
interrupt stack
11-36
local register cache
11-36
interrupt pins
dedicated mode
11-8
expanded mode
11-8
mixed mode
11-8
interrupt posting
11-2
interrupt procedure pointer
11-5
interrupt record
11-7
location
11-7
interrupt request management
11-8
interrupt requests
sysctl
11-9
interrupt sequencing of operations
11-28
interrupt servicing mechanism
A-6
interrupt stack
3-1
,
3-12
,
11-7
,
11-36
alignment
3-15
structure
11-7
interrupt table
3-1
,
3-12
,
11-4
alignment
3-15
,
11-4
caching mechanism
11-6
location
11-4
pending interrupts
11-5
vector entries
11-5
interrupt vectors
caching
4-1
interrupts
dedicated mode
11-14
dedicated mode posting
11-14
expanded mode
11-15
function
11-1
global disable instruction
6-68
global enable and disable instruction
6-66
global enable instruction
6-69
high priority
4-3
internal RAM
11-35
interrupt context switch
11-32
Summary of Contents for i960 Jx
Page 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Page 24: ......
Page 25: ...1 INTRODUCTION ...
Page 26: ......
Page 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Page 36: ......
Page 46: ......
Page 47: ...3 PROGRAMMING ENVIRONMENT ...
Page 48: ......
Page 73: ...4 CACHE AND ON CHIP DATA RAM ...
Page 74: ......
Page 85: ...5 INSTRUCTION SET OVERVIEW ...
Page 86: ......
Page 111: ...6 INSTRUCTION SET REFERENCE ...
Page 112: ......
Page 233: ...7 PROCEDURE CALLS ...
Page 234: ......
Page 256: ......
Page 257: ...8 FAULTS ...
Page 258: ......
Page 291: ...9 TRACING AND DEBUGGING ...
Page 292: ......
Page 309: ...10 TIMERS ...
Page 310: ......
Page 324: ......
Page 325: ...11 INTERRUPTS ...
Page 326: ......
Page 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Page 370: ......
Page 412: ......
Page 413: ...13 MEMORY CONFIGURATION ...
Page 414: ......
Page 429: ...14 EXTERNAL BUS ...
Page 430: ......
Page 468: ......
Page 469: ...15 TEST FEATURES ...
Page 470: ......
Page 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Page 494: ......
Page 502: ......
Page 503: ...B OPCODES AND EXECUTION TIMES ...
Page 504: ......
Page 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Page 516: ......
Page 523: ...D REGISTER AND DATA STRUCTURES ...
Page 524: ......
Page 550: ......
Page 551: ...GLOSSARY ...
Page 552: ......
Page 561: ...INDEX ...
Page 562: ......
Page 578: ......