
OPCODES AND EXECUTION TIMES
B-6
Table B-3. COBR Format Instruction Encodings
O
p
c
ode
M
n
em
oni
c
Cy
c
le
s
to Ex
e
c
u
te
O
p
c
ode
sr
c
1
sr
c
2
M
D
is
p
la
cem
en
t
T
S2
31 ........... 24
23 . 19 18... 14
13
12 ........ 2
1
0
20
testno
4
0010 0000
dst
M1
T
S2
21
testg
4
0010 0001
dst
M1
T
S2
22
teste
4
0010 0010
dst
M1
T
S2
23
testge
4
0010 0011
dst
M1
T
S2
24
testl
4
0010 0100
dst
M1
T
S2
25
testne
4
0010 0101
dst
M1
T
S2
26
testle
4
0010 0110
dst
M1
T
S2
27
testo
4
0010 0111
dst
M1
T
S2
30
bbc
2 + 1
1
0011 0000
bitpos
src
M1
targ
T
S2
31
cmpobg
2 + 1
0011 0001
src1
src2
M1
targ
T
S2
32
cmpobe
2 + 1
0011 0010
src1
src2
M1
targ
T
S2
33
cmpobge
2 + 1
0011 0011
src1
src2
M1
targ
T
S2
34
cmpobl
2 + 1
0011 0100
src1
src2
M1
targ
T
S2
35
cmpobne
2 + 1
0011 0101
src1
src2
M1
targ
T
S2
36
cmpoble
2 + 1
0011 0110
src1
src2
M1
targ
T
S2
37
bbs
2 + 1
0011 0111
bitpos
src
M1
targ
T
S2
38
cmpibno
2 + 1
0011 1000
src1
src2
M1
targ
T
S2
39
cmpibg
2 + 1
0011 1001
src1
src2
M1
targ
T
S2
3A
cmpibe
2 + 1
0011 1010
src1
src2
M1
targ
T
S2
3B
cmpibge
2 + 1
0011 1011
src1
src2
M1
targ
T
S2
3C
cmpibl
2 + 1
0011 1100
src1
src2
M1
targ
T
S2
3D
cmpibne
2 + 1
0011 1101
src1
src2
M1
targ
T
S2
3E
cmpible
2 + 1
0011 1110
src1
src2
M1
targ
T
S2
3F
cmpibo
2 + 1
0011 1111
src1
src2
M1
targ
T
S2
1. Indicates that it takes 2 cycles to execute the instruction plus an additional cycle to fetch the target
instruction if the branch is taken.
Summary of Contents for i960 Jx
Page 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Page 24: ......
Page 25: ...1 INTRODUCTION ...
Page 26: ......
Page 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Page 36: ......
Page 46: ......
Page 47: ...3 PROGRAMMING ENVIRONMENT ...
Page 48: ......
Page 73: ...4 CACHE AND ON CHIP DATA RAM ...
Page 74: ......
Page 85: ...5 INSTRUCTION SET OVERVIEW ...
Page 86: ......
Page 111: ...6 INSTRUCTION SET REFERENCE ...
Page 112: ......
Page 233: ...7 PROCEDURE CALLS ...
Page 234: ......
Page 256: ......
Page 257: ...8 FAULTS ...
Page 258: ......
Page 291: ...9 TRACING AND DEBUGGING ...
Page 292: ......
Page 309: ...10 TIMERS ...
Page 310: ......
Page 324: ......
Page 325: ...11 INTERRUPTS ...
Page 326: ......
Page 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Page 370: ......
Page 412: ......
Page 413: ...13 MEMORY CONFIGURATION ...
Page 414: ......
Page 429: ...14 EXTERNAL BUS ...
Page 430: ......
Page 468: ......
Page 469: ...15 TEST FEATURES ...
Page 470: ......
Page 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Page 494: ......
Page 502: ......
Page 503: ...B OPCODES AND EXECUTION TIMES ...
Page 504: ......
Page 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Page 516: ......
Page 523: ...D REGISTER AND DATA STRUCTURES ...
Page 524: ......
Page 550: ......
Page 551: ...GLOSSARY ...
Page 552: ......
Page 561: ...INDEX ...
Page 562: ......
Page 578: ......