xix
Figure 14-12.
Burst Read/Write Transactions with 1,0 Wait States, Extra Tr State
on Read, 16-Bit Bus
14-21
Figure 14-13.
Summary of Aligned and Unaligned Accesses (32-Bit Bus) ............................ 14-25
Figure 14-14.
Summary of Aligned and Unaligned Accesses (32-Bit Bus) (Continued) ........ 14-26
Figure 14-15.
Accesses Generated by Double Word Read Bus Request, Misaligned
One Byte From Quad Word Boundary, 32-Bit Bus, Little Endian
14-27
Figure 14-16.
Multi-Word Access to Big-Endian Memory Space ........................................... 14-29
Figure 14-17.
The LOCK Signal ............................................................................................. 14-31
Figure 14-18.
Arbitration Timing Diagram for a Bus Master................................................... 14-33
Figure 14-19.
Generalized 80960Jx System with 80960 Local Bus....................................... 14-35
Figure 14-20.
Generalized 80960Jx System with 80960 Local Bus and Backplane Bus....... 14-35
Figure 14-21.
80960Jx System with 80960 Local Bus, PCI Local Bus and Local Bus
for High End Microprocessor
14-36
Figure 15-1.
Test Access Port Block Diagram ....................................................................... 15-3
Figure 15-2.
TAP Controller State Diagram ........................................................................... 15-4
Figure 15-3.
JTAG Example................................................................................................. 15-16
Figure 15-4.
Timing diagram illustrating the loading of Instruction Register ........................ 15-17
Figure 15-5.
Timing diagram illustrating the loading of Data Register ................................. 15-18
Figure C-1.
Instruction Formats ............................................................................................. C-1
Figure D-1.
AC (Arithmetic Controls) Register....................................................................... D-3
Figure D-2.
PC (Process Controls) Register.......................................................................... D-4
Figure D-3.
Procedure Stack Structure and Local Registers ................................................. D-5
Figure D-4.
System Procedure Table .................................................................................... D-6
Figure D-5.
PFP (Previous Frame Pointer) Register (r0)....................................................... D-7
Figure D-6.
Fault Table and Fault Table Entries.................................................................... D-8
Figure D-7.
Fault Record ....................................................................................................... D-9
Figure D-8.
TC (Trace Controls) Register............................................................................ D-10
Figure D-9.
BPCON (Breakpoint Control) Register.............................................................. D-10
Figure D-10.
DAB (Data Address Breakpoint) Register Format ............................................ D-11
Figure D-11.
IPB (Instruction Breakpoint) Register Format ................................................... D-11
Figure D-12.
TMR0-1 (Timer Mode Register) ........................................................................ D-12
Figure D-13.
TCR0-1 (Timer Count Register)........................................................................ D-12
Figure D-14.
TRR0-1 (Timer Reload Register) ...................................................................... D-13
Figure D-15.
Interrupt Table .................................................................................................. D-14
Figure D-16.
Storage of an Interrupt Record on the Interrupt Stack ...................................... D-15
Figure D-17.
ICON (Interrupt Control) Register ..................................................................... D-16
Figure D-18.
IMAP0-IMAP2 (Interrupt Mapping) Registers ................................................... D-17
Figure D-19.
IMSK (Interrupt Mask) Registers....................................................................... D-18
Figure D-20.
Interrupt Pending (IPND) Register .................................................................... D-19
Figure D-21.
Initial Memory Image (IMI) and Process Control Block (PRCB) ....................... D-20
Figure D-22.
Process Control Block Configuration Words..................................................... D-21
Summary of Contents for i960 Jx
Page 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Page 24: ......
Page 25: ...1 INTRODUCTION ...
Page 26: ......
Page 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Page 36: ......
Page 46: ......
Page 47: ...3 PROGRAMMING ENVIRONMENT ...
Page 48: ......
Page 73: ...4 CACHE AND ON CHIP DATA RAM ...
Page 74: ......
Page 85: ...5 INSTRUCTION SET OVERVIEW ...
Page 86: ......
Page 111: ...6 INSTRUCTION SET REFERENCE ...
Page 112: ......
Page 233: ...7 PROCEDURE CALLS ...
Page 234: ......
Page 256: ......
Page 257: ...8 FAULTS ...
Page 258: ......
Page 291: ...9 TRACING AND DEBUGGING ...
Page 292: ......
Page 309: ...10 TIMERS ...
Page 310: ......
Page 324: ......
Page 325: ...11 INTERRUPTS ...
Page 326: ......
Page 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Page 370: ......
Page 412: ......
Page 413: ...13 MEMORY CONFIGURATION ...
Page 414: ......
Page 429: ...14 EXTERNAL BUS ...
Page 430: ......
Page 468: ......
Page 469: ...15 TEST FEATURES ...
Page 470: ......
Page 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Page 494: ......
Page 502: ......
Page 503: ...B OPCODES AND EXECUTION TIMES ...
Page 504: ......
Page 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Page 516: ......
Page 523: ...D REGISTER AND DATA STRUCTURES ...
Page 524: ......
Page 550: ......
Page 551: ...GLOSSARY ...
Page 552: ......
Page 561: ...INDEX ...
Page 562: ......
Page 578: ......