
REGISTER AND DATA STRUCTURES
D-22
Figure D-23. Control Table
Section 12.3.3, “Control Table” (pg. 12-20)
0
31
00H
04H
08H
0CH
10H
14H
18H
1CH
6CH
64H
68H
20H
24H
28H
2CH
30H
34H
38H
3CH
40H
44H
48H
4CH
50H
54H
58H
5CH
60H
Interrupt Map 0 (IMAP0)
Interrupt Map 1 (IMAP1)
Bus Configuration Control (BCON)
Trace Controls (TC)
Interrupt Map 2 (IMAP2)
Interrupt Configuration (ICON)
Physical Memory Region 0:1 Configuration (PMCON0_1)
Reserved (Initialize to 0)
Physical Memory Region 2:3 Configuration (PMCON2_3)
Physical Memory Region 4:5 Configuration (PMCON4_5)
Physical Memory Region 6:7 Configuration (PMCON6_7)
Physical Memory Region 8:9 Configuration (PMCON8_9)
Physical Memory Region 10:11 Configuration (PMCON10_11
Physical Memory Region 12:13 Configuration (PMCON12_13)
Physical Memory Region 14:15 Configuration (PMCON14_15)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Reserved (Initialize to 0)
Summary of Contents for i960 Jx
Page 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Page 24: ......
Page 25: ...1 INTRODUCTION ...
Page 26: ......
Page 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Page 36: ......
Page 46: ......
Page 47: ...3 PROGRAMMING ENVIRONMENT ...
Page 48: ......
Page 73: ...4 CACHE AND ON CHIP DATA RAM ...
Page 74: ......
Page 85: ...5 INSTRUCTION SET OVERVIEW ...
Page 86: ......
Page 111: ...6 INSTRUCTION SET REFERENCE ...
Page 112: ......
Page 233: ...7 PROCEDURE CALLS ...
Page 234: ......
Page 256: ......
Page 257: ...8 FAULTS ...
Page 258: ......
Page 291: ...9 TRACING AND DEBUGGING ...
Page 292: ......
Page 309: ...10 TIMERS ...
Page 310: ......
Page 324: ......
Page 325: ...11 INTERRUPTS ...
Page 326: ......
Page 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Page 370: ......
Page 412: ......
Page 413: ...13 MEMORY CONFIGURATION ...
Page 414: ......
Page 429: ...14 EXTERNAL BUS ...
Page 430: ......
Page 468: ......
Page 469: ...15 TEST FEATURES ...
Page 470: ......
Page 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Page 494: ......
Page 502: ......
Page 503: ...B OPCODES AND EXECUTION TIMES ...
Page 504: ......
Page 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Page 516: ......
Page 523: ...D REGISTER AND DATA STRUCTURES ...
Page 524: ......
Page 550: ......
Page 551: ...GLOSSARY ...
Page 552: ......
Page 561: ...INDEX ...
Page 562: ......
Page 578: ......