TSR3—Timer Status Register 3
H'85
ITU3
TCNT3 H/L—Timer Counter 3 H/L
H'86, H'87
ITU3
GRA3 H/L—General Register A3 H/L
H'88, H'89
ITU3
Bit
Initial value
Read/Write
14
0
R/W
12
0
R/W
10
0
R/W
8
0
R/W
6
0
R/W
0
0
R/W
4
0
R/W
2
0
R/W
Complementary PWM mode:
Other modes:
15
0
R/W
13
0
R/W
11
0
R/W
9
0
R/W
7
0
R/W
1
0
R/W
5
0
R/W
3
0
R/W
up/down counter
up-counter
780
Bit
Initial value
Read/Write
14
1
R/W
12
1
R/W
10
1
R/W
8
1
R/W
6
1
R/W
0
1
R/W
4
1
R/W
2
1
R/W
Output compare or input capture register (can be buffered)
15
1
R/W
13
1
R/W
11
1
R/W
9
1
R/W
7
1
R/W
1
1
R/W
5
1
R/W
3
1
R/W
Bit
Initial value
Read/Write
7
—
1
—
6
—
1
—
5
—
1
—
4
—
1
—
3
—
1
—
0
IMFA
0
R/(W)
2
OVF
0
R/(W)
1
IMFB
0
R/(W)
*
*
*
Overflow flag
0
[Clearing condition]
Read OVF when OVF = 1, then write 1 in OVF
1
[Setting condition]
TCNT overflowed from H'FFFF to H'0000 or underflowed from
H'0000 to H'FFFF
Bit functions are the
same as for ITU0
Note: Only 0 can be written, to clear the flag.
*
www.DataSheet4U.com