(Continued from preceding page)
Data
Address Register Bus
(low)
Name
Width
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Module Name
H'94
TIER4
8
—
—
—
—
—
OVIE
IMIEB
IMIEA
H'95
TSR4
8
—
—
—
—
—
OVF
IMFB
IMFA
H'96
TCNT4H
16
H'97
TCNT4L
H'98
GRA4H
16
H'99
GRA4L
H'9A
GRB4H
16
H'9B
GRB4L
H'9C
BRA4H
16
H'9D
BRA4L
H'9E
BRB4H
16
H'9F
BRB4L
H'A0
TPMR
8
—
—
—
—
G3NOV G2NOV G1NOV G0NOV
TPC
H'A1
TPCR
8
G3CMS1 G3CMS0 G2CMS1 G2CMS0 G1CMS1 G1CMS0 G0CMS1 G0CMS0
H'A2
NDERB
8
NDER15 NDER14 NDER13 NDER12 NDER11 NDER10 NDER9 NDER8
H'A3
NDERA
8
NDER7 NDER6 NDER5 NDER4 NDER3 NDER2 NDER1 NDER0
H'A4
NDRB
*
1
8
NDR15
NDR14
NDR13
NDR12
NDR11
NDR10
NDR9
NDR8
8
NDR15
NDR14
NDR13
NDR12
—
—
—
—
H'A5
NDRA
*
1
8
NDR7
NDR6
NDR5
NDR4
NDR3
NDR2
NDR1
NDR0
8
NDR7
NDR6
NDR5
NDR4
—
—
—
—
H'A6
NDRB
*
1
8
—
—
—
—
—
—
—
—
8
—
—
—
—
NDR11
NDR10
NDR9
NDR8
H'A7
NDRA
*
1
8
—
—
—
—
—
—
—
—
8
—
—
—
—
NDR3
NDR2
NDR1
NDR0
H'A8
TCSR
*
2
8
OVF
WT/
IT
TME
—
—
CKS2
CKS1
CKS0
WDT
H'A9
TCNT
*
2
8
H'AA
—
—
—
—
—
—
—
—
—
H'AB
RSTCSR
*
3
8
WRST
RSTOE —
—
—
—
—
—
H'AC
RFSHCR
8
SRFMD PSRAME DRAME CAS/
WE
M9/
M8
RFSHE —
RCYCE
H'AD
RTMCSR
8
CMF
CMIE
CKS2
CKS1
CKS0
—
—
—
H'AE
RTCNT
8
H'AF
RTCOR
8
Notes: 1. The address depends on the output trigger setting.
2. For write access to TCSR and TCNT, see section 12.2.4, Notes on Register Access.
3. For write access to RSTCSR, see section 12.2.4, Notes on Register Access.
Legend
ITU:
16-bit integrated timer unit
TPC:
Programmable timing pattern controller
WDT: Watchdog timer
(Continued on next page)
Bit Names
ITU channel 4
Refresh
controller
740
www.DataSheet4U.com