DTCR0A—Data Transfer Control Register 0A
H'27
DMAC0
•
Short address mode
Bit
Initial value
Read/Write
7
DTE
0
R/W
6
DTSZ
0
R/W
5
DTID
0
R/W
4
RPE
0
R/W
3
DTIE
0
R/W
0
DTS0
0
R/W
2
DTS2
0
R/W
1
DTS1
0
R/W
Data transfer enable
0
Data transfer is disabled
1
Data transfer is enabled
Data transfer size
0
Byte-size transfer
1
Word-size transfer
Data transfer increment/decrement
0
Incremented:
1
Decremented:
Data transfer select
DTS2
Data transfer interrupt enable
0
Interrupt requested by DTE bit is disabled
1
Interrupt requested by DTE bit is enabled
0
1
Data Transfer Activation Source
Compare match/input capture A interrupt from ITU channel 0
Compare match/input capture A interrupt from ITU channel 1
Compare match/input capture A interrupt from ITU channel 2
Compare match/input capture A interrupt from ITU channel 3
SCI0 transmit-data-empty interrupt
SCI0 receive-data-full interrupt
Bit 2
DTS1
0
1
0
1
Bit 1
DTS0
0
1
0
1
0
1
0
Bit 0
Repeat enable
Description
I/O mode
Repeat mode
Idle mode
RPE
0
1
DTIE
0
1
0
1
If DTSZ = 0, MAR is incremented by 1 after each transfer
If DTSZ = 1, MAR is incremented by 2 after each transfer
If DTSZ = 0, MAR is decremented by 1 after each transfer
If DTSZ = 1, MAR is decremented by 2 after each transfer
Transfer in full address mode (channel A)
1
Transfer in full address mode (channel A)
749
www.DataSheet4U.com