DTCR0A—Data Transfer Control Register 0A
H'27
DMAC0
(cont)
•
Full address mode
Bit
Initial value
Read/Write
7
DTE
0
R/W
6
DTSZ
0
R/W
5
SAID
0
R/W
4
SAIDE
0
R/W
3
DTIE
0
R/W
0
DTS0A
0
R/W
2
DTS2A
0
R/W
1
DTS1A
0
R/W
Data transfer enable
0
Data transfer is disabled
1
Data transfer is enabled
Source address increment/decrement (bit 5)
Source address increment/decrement enable (bit 4)
Data transfer interrupt enable
Data transfer select 0A
0
Normal mode
1
Block transfer mode
Data transfer select 2A and 1A
Set both bits to 1
Data transfer size
0
Byte-size transfer
1
Word-size transfer
Increment/Decrement Enable
MARA is held fixed
MARA is held fixed
Decremented:
0
1
0
1
0
1
SAID
Bit 5
SAIDE
Bit 4
Incremented:
0
Interrupt request by DTE bit is disabled
1
Interrupt request by DTE bit is enabled
If DTSZ = 0, MARA is decremented by 1 after each transfer
If DTSZ = 1, MARA is decremented by 2 after each transfer
If DTSZ = 0, MARA is incremented by 1 after each transfer
If DTSZ = 1, MARA is incremented by 2 after each transfer
750
www.DataSheet4U.com