13.2.6 Serial Control Register (SCR)
SCR enables the SCI transmitter and receiver, enables or disables serial clock output in
asynchronous mode, enables or disables interrupts, and selects the transmit/receive clock source.
The CPU can always read and write SCR. SCR is initialized to H'00 by a reset and in standby
mode.
Bit
Initial value
Read/Write
7
TIE
0
R/W
6
RIE
0
R/W
5
TE
0
R/W
4
RE
0
R/W
3
MPIE
0
R/W
0
CKE0
0
R/W
2
TEIE
0
R/W
1
CKE1
0
R/W
Transmit interrupt enable
Enables or disables transmit-data-empty interrupts (TXI)
Clock enable 1/0
These bits select the
SCI clock source
Receive interrupt enable
Enables or disables receive-data-full interrupts (RXI) and
receive-error interrupts (ERI)
Transmit enable
Enables or disables the transmitter
Receive enable
Enables or disables the receiver
Multiprocessor interrupt enable
Enables or disables multiprocessor
interrupts
Transmit-end interrupt enable
Enables or disables transmit-
end interrupts (TEI)
447
www.DataSheet4U.com