ISR—IRQ Status Register
H'F6
Interrupt controller
Bit
Initial value
Read/Write
7
—
0
—
6
—
0
—
5
IRQ5F
0
R/(W)
*
4
IRQ4F
0
R/(W)
*
3
IRQ3F
0
R/(W)
*
2
IRQ2F
0
R/(W)
*
1
IRQ1F
0
R/(W)
*
0
IRQ0F
0
R/(W)
*
IRQ to IRQ flags
Bits 5 to 0
0
1
Setting and Clearing Conditions
IRQ5F to IRQ0F
[Clearing conditions]
Read IRQnF when IRQnF = 1, then write 0 in IRQnF.
IRQnSC = 0, input is high, and interrupt exception
handling is carried out.
IRQnSC = 1 and IRQn interrupt exception handling is
carried out.
[Setting conditions]
IRQnSC = 0 and
IRQn
input is low.
IRQnSC = 1 and a falling edge is generated in the
IRQn
input.
(n = 5 to 0)
IRQn
5
0
Note: Only 0 can be written, to clear the flag.
*
822
www.DataSheet4U.com