Figure 4-3 Reset Sequence (Modes 2 and 4)
ø
Address bus
RES
RD
HWR
D to D
15
0
Vector fetch
Internal
processing
Prefetch of first
program instruction
(1), (3)
(2), (4)
(5)
(6)
Note: After a reset, the wait-state controller inserts three wait states in every bus cycle.
High
LWR
,
Address of reset vector: (1) = H'000000, (3) = H'000002
Start address (contents of reset vector)
Start address
First instruction of program
(2)
(4)
(3)
(1)
(5)
(6)
75
www.DataSheet4U.com