
Figure 21-14 DRAM Bus Timing (Refresh Cycle): Three-State Access
— 2
CAS
Mode —
Figure 21-15 DRAM Bus Timing (Self-Refresh Mode)
— 2
CAS
Mode —
ø
A
9
to A
1
AS
CS
(
RAS
)
RD
(
WE
)
HWR
(
UCAS
),
LWR
(
LCAS
)
RFSH
T
1
T
2
T
3
t
ASD
t
CSR
t
ASD
t
RAD2
t
RAD2
t
CSR
t
RAD3
t
SD
t
RAD3
t
SD
3
t
CSR
t
CSR
UCAS
ø
CS
(
RAS
)
HWR
LWR
(
(
),
RFSH
LCAS
)
3
699
www.DataSheet4U.com