Bit 2—Master Enable TIOCB4 (EB4): Enables or disables ITU output at pin TIOCB
4
.
Bit 2
EB4
Description
0
TIOCB
4
output is disabled regardless of TIOR4 and TFCR settings (TIOCB
4
operates as
a generic input/output pin).
If XTGD = 0, EB4 is cleared to 0 when input capture A occurs in channel 1.
1
TIOCB
4
is enabled for output according to TIOR4 and TFCR settings
(Initial value)
Bit 1—Master Enable TIOCA4 (EA4): Enables or disables ITU output at pin TIOCA
4
.
Bit 1
EA4
Description
0
TIOCA
4
output is disabled regardless of TIOR4, TMDR, and TFCR settings (TIOCA
4
operates as a generic input/output pin).
If XTGD = 0, EA4 is cleared to 0 when input capture A occurs in channel 1.
1
TIOCA
4
is enabled for output according to TIOR4, TMDR, and
(Initial value)
TFCR settings
Bit 0—Master Enable TIOCA3 (EA3): Enables or disables ITU output at pin TIOCA
3
.
Bit 0
EA3
Description
0
TIOCA
3
output is disabled regardless of TIOR3, TMDR, and TFCR settings (TIOCA
3
operates as a generic input/output pin).
If XTGD = 0, EA3 is cleared to 0 when input capture A occurs in channel 1.
1
TIOCA
3
is enabled for output according to TIOR3, TMDR, and
(Initial value)
TFCR settings
317
www.DataSheet4U.com