
GD32L23x User Manual
18
List of Figures
Figure 1-1. The structure of the Arm
............................................. 27
Figure 1-2. Series system architecture of GD32L23x series
.................................................. 29
Figure 2-1. Process of page erase operation
........................................................................... 48
Figure 2-2. Process of mass erase operation
.......................................................................... 49
Figure 2-3. Process of word program operation
..................................................................... 51
Figure 2-4. Process of fast program operation
........................................................................ 52
Figure 3-1. Power supply overview
........................................................................................... 65
Figure 3-2. Waveform of the POR/PDR
..................................................................................... 67
Figure 3-3. Waveform of the BOR
............................................................................................. 68
Figure 3-4. Waveform of the LVD threshold
............................................................................. 69
Figure 4-1. The system reset circuit
......................................................................................... 83
Figure 4-3. HXTAL clock source
................................................................................................ 85
Figure 6-1. Block diagram of EXTI
.......................................................................................... 131
Figure 7-1. Basic structure of a standard I/O port bit
........................................................... 138
Figure 7-2. Input configuration
................................................................................................ 139
Figure 7-3. Output configuration
............................................................................................. 140
Figure 7-4. Analog configuration
............................................................................................ 140
Figure 7-5. Alternate function configuration
.......................................................................... 141
Figure 8-1. Block diagram of CRC calculation unit
............................................................... 156
Figure 9-1. TRNG block diagram
............................................................................................. 161
Figure 10-1. Block diagram of DMA
........................................................................................ 167
Figure 10-2. Handshake mechanism
....................................................................................... 169
Figure 10-3. DMA interrupt logic
............................................................................................. 171
Figure 11-1. Block diagram of DMAMUX
................................................................................ 179
........................................................................................ 181
Figure 13-1. ADC module block diagram
................................................................................ 204
Figure 13-2. Single conversion mode
..................................................................................... 206
Figure 13-3. Continuous conversion mode
............................................................................ 207
Figure 13-4. Scan conversion mode, continuous disable
.................................................... 208
Figure 13-5. Scan conversion mode, continuous enable
..................................................... 208
Figure 13-6. Discontinuous conversion mode
....................................................................... 209
Figure 13-7. Auto-insertion, CTN = 1
...................................................................................... 210
Figure 13-8. Triggered insertion
.............................................................................................. 210
Figure 13-9. Data alignment of 12-bit resolution
.................................................................... 211
Figure 13-10. Data alignment of 10-bit resolution
................................................................. 212
Figure 13-11. Data alignment of 8-bit resolution
................................................................... 212