
GD32L23x User Manual
255
counter.
0000: (PCLK1 / 4096) / 1
0001: (PCLK1 / 4096) / 2
0010: (PCLK1 / 4096) / 4
0011: (PCLK1 / 4096) / 8
0100: (PCLK1 / 4096) / 16
0101: (PCLK1 / 4096) / 32
0110: (PCLK1 / 4096) / 64
0111: (PCLK1 / 4096) / 128
1000: (PCLK1 / 4096) / 256
1001: (PCLK1 / 4096) / 512
1010: (PCLK1 / 4096) / 1024
1011: (PCLK1 / 4096) / 2048
1100: (PCLK1 / 4096) / 4096
1101: (PCLK1 / 4096) / 8192
1110: (PCLK1 / 4096) / 1
1111: (PCLK1 / 4096) / 1
15:10
Reserved
Must be kept at reset value.
9
EWIE
Early wakeup interrupt enable. If the bit is set, an interrupt occurs when the counter
reaches 0x40. It can be cleared by a hardware reset or software clock reset. A write
operation of 0 has no effect.
8:7
PSC[1:0]
Prescaler.This bits with bit[17:16] determines the time base of the watchdog
counter.
6:0
WIN[6:0]
The Window value. A reset occur if the watchdog counter (CNT bits in
WWDGT_CTL) is written when the value of the watchdog counter is greater than
the Window value.
Status register (WWDGT_STAT)
Address offset: 0x08
Reset value: 0x0000 0000
This register can be accessed by half-word(16-bit) or word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
EWIF
rc_w0
Bits
Fields
Descriptions
31:1
Reserved
Must be kept at reset value.