
GD32L23x User Manual
105
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved SPI1EN
Reserved
WWDGT
EN
SLCDEN
LPTIMER
EN
TIMER11
EN
Reserved
TIMER6E
N
TIMER5E
N
Reserved
TIMER2E
N
TIMER1E
N
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
BKPEN
BKP (RTC) clock enable
This bit is set and reset by software.
0: Disabled BKP(RTC) clock
1: Enabled BKP (RTC) clock
30
CTCEN
CTC clock enable
This bit is set and reset by software.
0: Disabled CTC clock
1: Enabled CTC clock
29
DACEN
DAC clock enable
This bit is set and reset by software.
0: Disabled DAC clock
1: Enabled DAC clock
28
PMUEN
Power interface clock enable
This bit is set and reset by software.
0: Disabled Power interface clock
1: Enabled Power interface clock
27:25
Reserved
Must be kept at reset value
24
I2C2EN
I2C2 clock enable
This bit is set and reset by software.
0: Disabled I2C2 clock
1: Enabled I2C2 clock
23
USBDEN
USBDclock enable
This bit is set and reset by software.
0: Disabled USBD clock
1: Enabled USBD clock
22
I2C1EN
I2C1 clock enable
This bit is set and reset by software.
0: Disabled I2C1 clock
1: Enabled I2C1 clock
21
I2C0EN
I2C0 clock enable
This bit is set and reset by software.
0: Disabled I2C0 clock