
GD32L23x User Manual
292
17.
Timer (TIMERx)
Table 17-1. Timers (TIMERx) are devided into six sorts
TIMER
TIMER1/2
TIMER8/11
TIMER5/6
TYPE
General-L0
General-L1
Basic
Prescaler
16-bit
16-bit
16-bit
Counter
16-bit
16-bit
16-bit
Count mode
UP,DOWN,
Center-aligned
UP ONLY
UP ONLY
Repetition
×
×
×
CH Capture/
Compare
4
2
0
Complementary &
Dead-time
×
×
×
Break
×
×
×
Single Pulse
●
●
●
Quadrature
Decoder
●
×
×
Slave
Controller
●
●
×
Inter
connection
●
(1)
●
(2)
TRGO TO DAC
DMA
●
×
●
(3)
Debug Mode
●
●
●
(1)
TIMER1
ITI0:
TIMER2_TRGO
ITI1:
1’b0
ITI2:
1’b0
ITI3:
1’b0
TIMER2
ITI0:
TIMER1_TRGO
ITI1:
1’b0
ITI2:
1’b0
ITI3:
1’b0
(2)
TIMER8
ITI0:
TIMER1_TRGO
ITI1:
TIMER2_TRGO
ITI2:
1’b0
ITI3:
1’b0
TIMER11
ITI0:
1’b0
ITI1:
TIMER1_TRGO
ITI2:
TIMER2_TRGO
ITI3:
1’b0
(3) Only update events will generate a DMA request. TIMER5/6 do not have DMAS bit (DMA request
source selection).