
GD32L23x User Manual
192
Address offset: 0x100 + 0x04 * x
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
NBRG[4:0]
RGTP[1:0]
RGEN
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TOIE
Reserved
TID[4:0]
rw
rw
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value.
23:19
NBRG[4:0]
Number of DMA requests to be generated
The number of DMA requests to be generated after a trigger event equals to
NBRG[4:0] + 1.
Note:
These bits shall only be written when RGEN bit is disabled.
18:17
RGTP[1:0]
DMAMUX request generator trigger polarity
00: No event trigger detection
01: Rising edge
10: Falling edge
11: Rising and falling edges
16
RGEN
DMAMUX request generator channel x enable
0: Disable DMAMUX request generator channel x
1: Enable DMAMUX request generator channel x
15:9
Reserved
Must be kept at reset value.
8
TOIE
Trigger overrun interrupt enable
0: Disable interrupt
1: Enable interrupt
7:5
Reserved
Must be kept at reset value.
4:0
TID[4:0]
Trigger input identification
Selects the DMA request trigger input source.
11.6.5.
Request generator channel interrupt flag register (DMAMUX_RG_INTF)
Address offset: 0x140
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved