
GD32L23x User Manual
436
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
GUAT[7:0]
PSC[7:0]
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15:8
GUAT[7:0]
Guard time value in smartcard mode
This bit field cannot be written when the USART is enabled (UEN=1).
7:0
PSC[7:0]
Prescaler value for dividing the system clock
In IrDA Low-power mode, the division factor is the prescaler value.
00000000: Reserved - do not program this value
00000001: divides the source clock by 1
00000010: divides the source clock by 2
...
In IrDA normal mode,
00000001: can be set this value only
In smartcard mode, the prescaler value for dividing the system clock is stored in
PSC[4:0] bits. And the bits of PSC[7:5] must be kept at reset value. The division
factor is twice as the prescaler value.
00000: Reserved - do not program this value
00001: divides the source clock by 2
00010: divides the source clock by 4
00011: divides the source clock by 6
...
This bit field cannot be written when the USART is enabled (UEN=1).
19.4.6.
Receiver timeout register (USART_RT)
Address offset: 0x14
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
This bit is reserved in UART3 and UART4
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BL[7:0]
RT[23:16]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RT[15:0]
rw