
GD32L23x User Manual
60
2.4.5.
Control register (FMC_CTL)
Address offset: 0x10
Reset value: 0x0000 0080
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ENDIE
Reserved
ERRIE
OBWEN
FSTPG
LK
START
OBER
OBPG
Reserved
MER
PER
PG
rw
rw
rw
rw
rs
rs
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:13
Reserved
Must be kept at reset value.
12
ENDIE
End of operation interrupt enable bit
This bit is set or cleared by software
0: no interrupt generated by hardware.
1: end of operation interrupt enable
11
Reserved
Must be kept at reset value.
10
ERRIE
Error interrupt enable bit
This bit is set or cleared by software
0: no interrupt generated by hardware.
1: error interrupt enable
9
OBWEN
Option byte erase/program enable bit
This bit is set by hardware when right sequence written to the FMC_OBKEY
register. This bit can be cleared by software.
8
FSTPG
Main flash fast program command bit
This bit is set or clear by software
0: no effect
1: main flash fast program command
7
LK
FMC_CTL lock bit
This bit is cleared by hardware when right sequence written to the FMC_KEY
register. This bit can be set by software.
6
START
Send erase command to FMC bit
This bit is set by software to send erase command to FMC.
This bit is cleared by hardware when the BUSY bit is cleared.
5
OBER
Option bytes erase command bit
This bit is set or clear by software
0: no effect