
GD32L23x User Manual
116
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
LPLDOVD
S
rw
Bits
Fields
Descriptions
31:1
Reserved
Must be kept at reset value
0
LPLDOVOS
Deep-sleep 1 mode and Deep-sleep 2 mode voltage select
These bits is set and reset by software
1: LP_LDO output voltage 0.8V
0: LP_LDO output voltage 0.9V
4.3.18.
Low power bandgap mode register (RCU_LPB)
Offset: 0x12C
Reset value: 0x0000 0007
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
LPBMSEL[1:0]
rw
Bits
Fields
Descriptions
31:3
Reserved
Must be kept at reset value
2:0
LPBMSEL[1:0]
Low power mode selection signal.
The length of holding phase of sample and hold circuit is controlled.
011: The length of holding phase is 3.2ms, 32 clock cycles
010: The length of holding phase is 6.4ms, 64 clock cycles
001: The length of holding phase is 12.8ms, 128 clock cycles
000: The length of holding phase is 25.6ms, 256 clock cycles
111: The length of holding phase is 51.2ms, 512 clock cycles
110: The length of holding phase is 102.4ms, 1024 clock cycles
101: The length of holding phase is 204.8ms, 2048 clock cycles
100: The length of holding phase is 204.8ms, 2048 clock cycles