
GD32L23x User Manual
229
ISQ3[0]
ISQ2[4:0]
ISQ1[4:0]
ISQ0[4:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:22
Reserved
Must be kept at reset value.
21:20
IL[1:0]
Inserted channel group length.
The total number of conversion in inserted group equals IL[1:0] + 1.
19:15
ISQ3[4:0]
Refer to ISQ0[4:0] description.
14:10
ISQ2[4:0]
Refer to ISQ0[4:0] description.
9:5
ISQ1[4:0]
Refer to ISQ0[4:0] description.
4:0
ISQ0[4:0]
The channel number (0..19) is written to these bits to select a channel as the nth
conversion in the inserted channel group.
Different from the regular conversion sequence, the inserted channels are
converted starting from (4-IL [1:0]-1), if IL [1:0] length is less than 4.
IL
Insert channel order
11
ISQ0>>ISQ1>>ISQ2>>ISQ3
10
ISQ1>>ISQ2>>ISQ3
01
ISQ2>>ISQ3
00
ISQ3
13.5.13.
Inserted data register x (ADC_IDATAx) (x= 0..3)
Address offset: 0x3C - 0x48
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IDATAn [15:0]
r
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
IDATAn[15:0]
Inserted number n conversion data
These bits contain the number n conversion result, which is read only.
13.5.14.
Regular data register (ADC_RDATA)
Address offset: 0x4C