
GD32L23x User Manual
597
Figure 25-3. 1/4 Bias, 1/6 Duty
COM0
COM2
COM3
COM5
SEG2
SEG4
VSLCD
3/4VSLCD
1/2VSLCD
1/4VSLCD
VSS
VSLCD
3/4VSLCD
1/2VSLCD
1/4VSLCD
VSS
VSLCD
3/4VSLCD
1/2VSLCD
1/4VSLCD
VSS
VSLCD
3/4VSLCD
1/2VSLCD
1/4VSLCD
VSS
VSLCD
3/4VSLCD
1/2VSLCD
1/4VSLCD
VSS
VSLCD
3/4VSLCD
1/2VSLCD
1/4VSLCD
VSS
DEAD time:
The dead time is using DTD bits in SLCD_CFG register. It inserts VSS after each even frame.
The number of phase inserted is defined by DTD bits. The application can adjust the contrast
according to the configuration of dead time.
Figure 25-4. SLCD dead time (1/3 Bias, 1/4 Duty)
Odd frame
Even frame
Dead time
Odd frame
Even frame
COM
SEG