
GD32L23x User Manual
110
1: External PIN reset generated
25
Reserved
Must be kept at reset value
24
RSTFC
Reset flag clear
This bit is set by software to clear all reset flags.
0: Not clear reset flags
1: Clear reset flags
23
V12RSTF
1.2V domain Power reset flag
Set by hardware when a 1.2V domain Power reset generated.
Reset by writing 1 to the RSTFC bit.
0: No 1.2V domain Power reset generated
1: 1.2V domain Power reset generated
22:2
Reserved
Must be kept at reset value
1
IRC32KSTB
IRC32K stabilization
Set by hardware to indicate if the IRC32K output clock is stable and ready for use.
0: IRC32K is not stable
1: IRC32K is stable
0
IRC32KEN
IRC32K enable
Set and reset by software.
0: Disable IRC32K
1: Enable IRC32K
4.3.11.
AHB reset register (RCU_AHBRST)
Address offset: 0x28
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PFRST
Reserved PDRST
PCRST
PBRST
PARST Reserved
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CRCRST
Reserve
rw
Bits
Fields
Descriptions
31:23
Reserved
Must be kept at reset value
22
PFRST
GPIO port F reset
This bit is set and reset by software.
0: No reset GPIO port F
1: Reset GPIO port F