
GD32L23x User Manual
467
3
RXFCMD
Receive data flush command
Writing 1 to this bit clears the RBNE flag to discard the received data without
reading it.
2
MMCMD
Mute mode command
Writing 1 to this bit makes the LPUART into mute mode and sets the RWU flag.
1
Reserved
Must be kept at reset value.
0
Reserved
Must be kept at reset value
20.4.6.
Status register (LPUART_STAT)
Address offset: 0x1C
Reset value: 0x0000 00C0
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
REA
TEA
WUF
RWU
Reserved
AMF
BSY
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CTS
CTSF
Reserved
TBE
TC
RBNE
IDLEF
ORERR
NERR
FERR
PERR
r
r
r
r
r
r
r
r
r
r
Bits
Fields
Descriptions
31:23
Reserved
Must be kept at reset value.
22
REA
Receive enable acknowledge flag
This bit, which is set/reset by hardware, reflects the receive enable state of the
LPUART core logic.
0: The LPUART core receiving logic has not been enabled
1: The LPUART core receiving logic has been enabled
21
TEA
Transmit enable acknowledge flag
This bit, which is set/reset by hardware, reflects the transmit enable state of the
LPUART core logic.
0: The LPUART core transmitting logic has not been enabled
1: The LPUART core transmitting logic has been enabled
20
WUF
Wakeup from Deep-sleep mode flag
0: No wakeup from Deep-sleep mode
1: Wakeup from Deep-sleep mode. An interrupt is generated if WUFIE=1 in the
LPUART_CTL2 register and the MCU is in Deep-sleep mode.
This bit is set by hardware when a wakeup event, which is defined by the WUM bit
field, is detected.
Cleared by writing a 1 to the WUC in the LPUART_INTC register.