
GD32L23x User Manual
398
3
CMPVUPIC
Compare value register update interrupt flag clear bit.
Write 1 to this bit to clear the CMPVUPIF flag,
and write 0 has no effect.
2
ETEDEVIC
External trigger edge event interrupt flag clear bit.
Write 1 to this bit to clear the ETEDEVIF flag,
and write 0 has no effect.
1
CARMIC
Counter auto reload register match interrupt flag clear bit.
Write 1 to this bit to clear the CARMIF flag,
and write 0 has no effect.
0
CMPVMIC
Compare value register match interrupt flag clear bit.
Write 1 to this bit to clear the CMPVMIF flag,
and write 0 has no effect.
18.5.3.
Interrupt enable register (LPTIMER_INTEN)
Address offset: 0x08
Reset value: 0x0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
IN1EIE
IN0EIE INRFOEIE INHLOEIE INHLCOIE
HLCMV
UPIE
Reserved
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DOWNIE
UPIE
CARUPIE
CMPV
UPIE
ETED
EVIE
CARMIE
CMPV
MIE
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
IN1EIE
LPTIMER_IN1 error interrupt enable bit
0: disabled
1: enabled
This bit can be modified only when the LPTIMER is disabled (The LPTEN bit in
LPTIMER_CTL1 register is 0).
30
IN0EIE
LPTIMER_IN0 error interrupt enable bit
0: disabled
1: enabled
This bit can be modified only when the LPTIMER is disabled (The LPTEN bit in
LPTIMER_CTL1 register is 0).
29
INRFOEIE
The falling and rising edges of LPTIMER_IN0 and LPTIMER_IN1 overlap error
interrupt enable bit
0: disabled
1: enabled
This bit can be modified only when the LPTIMER is disabled (The LPTEN bit in
LPTIMER_CTL1 register is 0).