
GD32L23x User Manual
198
12.4.
Register definition
DBG base address: 0x4001 5800
12.4.1.
ID code register (DBG_ID)
Address offset: 0x00
Read only
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ID_CODE[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ID_CODE[15:0]
r
Bits
Fields
Descriptions
31:0
ID_CODE[31:0]
DBG ID code register
These bits can only be read by software. These bits are unchanged constant.
12.4.2.
Control register 0 (DBG_CTL0)
Address offset: 0x04
Reset value: 0x0000 0000; power reset only
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TIMER11_
HOLD
Reserved
TIMER8_
HOLD
Reserved
TIMER6_H
OLD
TIMER5_
HOLD
Reserved
I2C1_HOL
D
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
I2C0_HOL
D
Reserved
TIMER2_
HOLD
TIMER1_
HOLD
Reserved
WWDGT_
HOLD
FWDGT_H
OLD
Reserved
STB_
HOLD
DSLP_
HOLD
SLP_
HOLD
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:27
Reserved
Must be kept at reset value.
26
TIMER11_HOLD
TIMER 11 hold bit
This bit is set and reset by software.
0: no effect
1: hold the TIMER 11 counter for debugging when the core is halted.
25:24
Reserved
Must be kept at reset value.
23
TIMER8_HOLD
TIMER 8 hold bit