
GD32L23x User Manual
75
3.4.
Register definition
PMU base address: 0x4000 7000
3.4.1.
Control register 0 (PMU_CTL0)
Address offset: 0x00
Reset value: 0x0000 C000 (reset by wakeup from Standby mode).
This register can be accessed by half-word(16-bit) or word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
LDOVS[1:0]
VCRSEL
VCEN
LDNP
LDNPDS
P
Reserved BKPWEN
LVDT[2:0]
LVDEN
STBRST
WURST
LPMOD[1:0]
rw
rw
rw
rw
rw
rw
rw
rw
rc_w1
rc_w1
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:14
LDOVS[1:0]
LDO output voltage select
These bits are set by software when the main PLL closed. And the LDO output
voltage selected by LDOVS bits takes effect when the main PLL enabled. If the main
PLL closed, the LDO output voltage low mode selected (value of this bit filed not
changed).
0x: LDO output voltage low mode (0.9V).
1x: LDO output voltage high mode (1.1V).
13
VCRSEL
V
BAT
battery charging resistor selection
0: 5 kOhms resistor is selected for charing V
BAT
battery.
1: 1.5 kOhms resistor is selected for charing V
BAT
battery.
12
VCEN
V
BAT
battery charging enable
0: Disable V
BAT
battery charging.
1: Enable V
BAT
battery charging.
11
LDNP
Low-driver mode when use NPLDO in Run/Sleep mode.
0: normal driver when use NPLDO.
1: Low-driver mode enabled when use NPLDO.
10
LDNPDSP
Low-driver mode when use NPLDO in Deep-sleep mode.
0: normal driver when use NPLDO.
1: Low-driver mode enabled when use NPLDO.
9
Reserved
Must be kept at reset value.