
GD32L23x User Manual
68
Figure 3-3. Waveform of the BOR
V
DD
/V
DDA
V
BOR
BOR Reset (Active Low)
t
100mV
V
hyst
V
DDA
domain
The LVD is used to detect whether the V
DD
/V
DDA
supply voltage is lower than a programmed
threshold selected by the LVDT[2:0] bits in the Power control register(PMU_CTL0). The LVD
is enabled by setting the LVDEN bit, and LVDF bit, which in PMU_CS, indicates if V
DD
/V
DDA
is
higher or lower than the LVD threshold. This event is internally connected to the EXTI line 16
and can generate an interrupt if it is enabled through the EXTI registers.
shows the relationship between the LVD threshold and the
LVD output (LVD interrupt signal depends on EXTI line 16 rising or falling edge configuration).
The following figure shows the relationship between the supply voltage and the LVD signal.
The hysteresis voltage (V
hyst
) is 100mV.
Note:
When LVDT[2:0] is configured as "111", the input voltage on PB7 is compared with 0.8v,
LVDF indicates if the input voltage is higher or lower than 0.8v.