UG-1262
Rev. B | Page 151 of 312
AIN0
AIN1
AIN2
AIN3/
BUF_VREF1V8
RCAL0
Dx SWITCHES
Px SWITCHES
Nx SWITCHES
Tx SWITCHES
CE0
RE0
R
LOAD02
R
LOAD03
R
LOAD04
R
LOAD05
SE0
DE0
SE1
DE1
CE1
RE1
RCAL1
+
–
R
TIA2
EXCITATION BUFFER
AMPLIFIER LOOP
HIGH SPEED
TRANSIMPEDANCE
AMPLIFIER
C
NR1
TR1
DR0
PL
NL
T7
T5
T3
T4
T2
T1
N7
N6
N5
N4
N3
N2
N1
P
P3
P4
P5
P6
P7
P8
P9
P10
N
P11
P12
D2
D3
D4
D5
D6
D7
D8
P2
TIA
INPUT
TIA
OUTPUT
N8
PR0
N9
R
TIA2_05
R
TIA2_03
T9
T10
T11
PL2
NL2
DVDD_REG_AD
DSWFULLCON
OR SWCON[3:0]
PSWFULLCON
OR SWCON[7:4]
NSWFULLCON
OR SWCON[11:8]
TSWFULLCON
OR SWCON[15:12]
TSWFULLCON
OR SWCON TO
SET Tx SWITCHES
HSRTIACON[3:0]
HSRTIACON[12:5]
DE0RESCON[7:0]
DE1RESCON[7:0]
DE1RESCON[7:0]
DE0RESCON[7:0]
HSRTIACON[4]
DE0
DE1
HSTIACON[1:0]
SELECTS SOURCE
T6
T8
1667
5-
02
5
Figure 37. Recommended Switch Settings to Minimize Leakage in Hibernate Mode of Unused AFE Circuits