UG-1262
Rev. B | Page 5 of 312
Sleep and Wake-Up Timer Features ..................................... 145
Sleep and Wake-Up Timer Overview ................................... 145
Configuring a Defined Sequence Order ............................... 145
Recommended Sleep and Wake-Up Timer Operation ...... 146
Sleep and Wake-Up Timer Registers .................................... 146
Use Case Configurations ............................................................. 150
Measuring a DC Current Output .......................................... 152
Pulse Test (Chronoamperometry) ......................................... 153
Cyclic Voltammetry ................................................................. 154
DMA Controller ........................................................................... 163
DMA Features .......................................................................... 163
DMA Overview ........................................................................ 163
DMA Analog Die ..................................................................... 163
DMA Architectural Concepts ................................................ 164
DMA Operating Modes .......................................................... 164
Channel Control Data Structure ............................................ 164
Source Data End Pointer......................................................... 165
Destination Data End Pointer ................................................ 165
Control Data Configuration ................................................... 166
DMA Priority ........................................................................... 167
DMA Transfer Types ............................................................... 167
DMA Interrupts and Exceptions ........................................... 173
Endian Operation .................................................................... 174
DMA Channel Enable and Disable ....................................... 174
DMA Master Enable ................................................................ 175
Power-Down Considerations ................................................. 175
Register Summary: DMA ............................................................ 176
Register Details: DMA ................................................................. 177
Status Register .......................................................................... 177
Configuration Register ............................................................ 177
Channel Primary Control Data Base Pointer Register ....... 177
Channel Alternate Control Data Base Pointer Register ..... 177
Channel Software Request Register ....................................... 178
Channel Request Mask Set Register ...................................... 178
Channel Request Mask Clear Register .................................. 178
Channel Enable Set Register ................................................... 179
Channel Enable Clear Register ............................................... 179
Channel Primary Alternate Set Register ............................... 179
Channel Primary Alternate Clear Register ........................... 180
Channel Priority Set Register .................................................. 180
Channel Priority Clear Register .............................................. 180
Bus Error Clear Register .......................................................... 181
Per Channel Bus Error Register .............................................. 181
Per Channel Invalid Descriptor Clear Register .................... 181
Channel Bytes Swap Enable Set Register ............................... 182
Channel Bytes Swap Enable Clear Register ........................... 182
Channel Source Address Decrement Enable Set Register .. 182
FIFO Configuration Register .................................................. 184
Data FIFO Read Register ......................................................... 184
Flash Controller ............................................................................ 185
Flash Controller Features ........................................................ 185
Flash Controller Overview ...................................................... 185
Supported Commands ............................................................. 185
Protection and Integrity Features ........................................... 185
Flash Controller Operation ..................................................... 185
Flash Memory Structure .......................................................... 186
Flash Access ............................................................................... 188
Reading Flash ............................................................................ 188
Erasing Flash .............................................................................. 188
Writing Flash ............................................................................. 188
Keyhole Writes .......................................................................... 189
Burst Writes ............................................................................... 189
DMA Writes .............................................................................. 190
Protection and Integrity ........................................................... 190
Key Register ............................................................................... 192
Clock and Timings ................................................................... 193
Flash Operating Modes ............................................................ 194
Register Summary: Flash Cache Controller (FLCC) ............... 195
Register Details: Flash Cache Controller (FLCC) .................... 196
Status Register ........................................................................... 196
Interrupt Enable Register ........................................................ 198
Command Register ................................................................... 199
Write Address Register ............................................................ 200
Write Lower Data Register ...................................................... 200