![Analog Devices ADuCM355 Hardware Reference Manual Download Page 137](http://html1.mh-extra.com/html/analog-devices/aducm355/aducm355_hardware-reference-manual_2939808137.webp)
UG-1262
Rev. B | Page 137 of 312
Sequence 2 Information Register
Address: 0x400C21D0, Reset: 0x00000000, Name: SEQ2INFO
Table 165. Bit Descriptions for SEQ2INFO Register
Bits
Bit Name
Description
Reset
Access
[31:27] Reserved
Reserved.
0x0 R
[26:16] SEQ2INSTNUM
SEQ2
Instruction Number.
0x0
R/W
[15:11] Reserved
Reserved.
0x0 R
[10:0]
SEQ2STARTADDR
SEQ2 Start Address.
0x0
R/W
Command FIFO Write Address Register
Address: 0x400C21D4, Reset: 0x00000000, Name: CMDFIFOWADDR
Table 166. Bit Descriptions for CMDFIFOWADDR Register
Bits
Bit Name
Description
Reset
Access
[31:11] Reserved Reserved.
0x0 R
[10:0]
WADDR
Write Address. These bits are the address in SRAM in which the command is stored.
0x0
R/W
Command Data Control Register
Address: 0x400C21D8, Reset: 0x00000410, Name: CMDDATACON
Table 167. Bit Descriptions for CMDDATACON Register
Bits
Bit Name
Settings Description
Reset
Access
[31:12] Reserved
Reserved.
0x0 R
[11:9] DATAMEMMDE
Data
FIFO Mode Select.
0x2
R/W
10
FIFO
mode.
11
Stream
mode.
[8:6]
DATA_MEM_SEL
Data FIFO Size Select.
0x0
R/W
000
Reserved.
001
2 kB SRAM.
010
4 kB SRAM.
011
6 kB SRAM.
[5:3] CMDMEMMDE
Command
FIFO
Mode.
0x2 R/W
01
Memory
mode.
10
Reserved.
11
Reserved.
[2:0]
CMD_MEM_SEL
Command Memory Select.
0x0
R/W
0x0
Reserved.
0x1
2 kB SRAM.
0x2
4 kB SRAM.
0x3
6 kB SRAM.
Data FIFO Threshold Register
Address: 0x400C21E0, Reset: 0x00000000, Name: DATAFIFOTHRES
Table 168. Bit Descriptions for DATAFIFOTHRES Register
Bits
Bit Name
Description
Reset
Access
[31:27] Reserved
Reserved.
0x0 R
[26:16] HIGHTHRES
High Threshold.
0x0
R/W
[15:0] Reserved
Reserved.
0x0 R