UG-1262
Rev. B | Page 112 of 312
REGISTER SUMMARY: HIGH SPEED DAC CIRCUITS
Table 128. High Speed DAC Control Register Summary
Address Name
Description
Reset
Access
0x400C2010
HSDACCON
High speed DAC configuration
0x0000001E
R/W
0x400C2048
HSDACDAT
Direct write to DAC output control value
0x00000800
R/W
0x400C2104
DACDCBUFCON
DAC DC buffer configuration
0x00000000
R/W
0x400C2260 DACGAIN
DAC
gain
0x00000800 R/W
0x400C2264
DACOFFSETATTEN
DAC offset with attenuator enabled (low power mode)
0x00000000
R/W
0x400C2268
DACOFFSET
DAC offset with attenuator disabled (low power mode)
0x00000000
R/W
0x400C22B8
DACOFFSETATTENHP
DAC offset with attenuator enabled (high power mode)
0x00000000
R/W
0x400C22BC
DACOFFSETHP
DAC offset with attenuator disabled (high power mode)
0x00000000
R/W
Table 129. Waveform Generator for High Speed DAC Register Summary
Address Name
Description
Reset
Access
0x400C2014 WGCON
Waveform
generator configuration
0x00000030
R/W
0x400C2030
WGFCW
Waveform generator for sinusoid frequency control word
0x00000000
R/W
0x400C2034
WGPHASE
Waveform generator for sinusoid phase offset
0x00000000
R/W
0x400C2038 WGOFFSET
Waveform
generator
for sinusoid offset
0x00000000
R/W
0x400C203C WGAMPLITUDE Waveform
generator for sinusoid amplitude
0x00000000
R/W