UG-1262
Hardware Reference Manual
Rev. B | Page 138 of 312
Sequence 3 Information Register
Address: 0x400C21E4, Reset: 0x00000000, Name: SEQ3INFO
Table 169. Bit Descriptions for SEQ3INFO Register
Bits
Bit Name
Description
Reset
Access
[31:27] Reserved
Reserved.
0x0 R
[26:16]
INSTNUM
SEQ3 Instruction Number.
0x0
R/W
[15:11] Reserved
Reserved.
0x0 R
[10:0]
STARTADDR
SEQ3 Start Address.
0x0
R/W
Sequence 1 Information Register
Address: 0x400C21E8, Reset: 0x00000000, Name: SEQ1INFO
Table 170. Bit Descriptions for SEQ1INFO Register
Bits
Bit Name
Description
Reset
Access
[31:27] Reserved
Reserved.
0x0 R
[26:16] SEQ1INSTNUM
SEQ1
Instruction Number.
0x0
R/W
[15:11] Reserved
Reserved.
0x0 R
[10:0]
SEQ1STARTADDR
SEQ1 Start Address.
0x0
R/W
Command and Data FIFO Internal Data Count Register
Address: 0x400C2200, Reset: 0x00000000, Name: FIFOCNTSTA
Table 171. Bit Descriptions for FIFOCNTSTA Register
Bits
Bit Name
Description
Reset
Access
[31:27] Reserved
Reserved.
0x0 R
[26:16] DATAFIFOCNTSTA[10:0]
Current
Number of Words in the Data FIFO.
0x0
R
[15:0] Reserved
Reserved.
0x0 R
Trigger Sequence Register
Address: 0x400C0430, Reset: 0x0000, Name: TRIGSEQ
Table 172. Bit Descriptions for TRIGSEQ Register
Bits
Bit Name
Description
Reset
Access
[15:4] Reserved
Reserved.
0x0
R
3
TRIG3
Trigger Sequence 3.
0x0
R/W
2
TRIG2
Trigger Sequence 2.
0x0
R/W
1
TRIG1
Trigger Sequence 1.
0x0
R/W
0
TRIG0
Trigger Sequence 0.
0x0
R/WS