UG-1262
Rev. B | Page 155 of 312
CORRESPONDING TO LPTIASWx[0:15]
FOR RAMP TEST USING HPTIA,
LPTIASWx = 0x0094 (SW2, SW4 CLOSED, SW7 AS SHOWN ABOVE – OTHERS OPENED)
CLOSE SW2 TO SHORT OUTPUT OF POTENTIOSTAT AMPLIFIER TO COUNTER ELECTRODE.
OPEN SW3 TO DISCONNECT RC FILTER FROM SENSOR, EXTERNAL CAPACITOR NOT CONNECTED BETWEEN CAP_POT0 AND CE0.
CLOSE SW4 TO CONNECT RE0 FROM POTENTIOSTAT AMPLIFIER INVERTING INPUT.
OPEN SW5 TO DISCONNECT C
TIA
, WHICH IS THE EXTERNAL CAPACITOR CONNECTED BETWEEN RC0_0 AND RC0_1.
SET SW7 BIT TO SHORT LOW POWER TIA INVERTING INPUT (–) TO THE LOW POWER TIA OUTPUT.
166
75-
028
+
PA
–
SW2
SW13
+
LPTIA
–
SW7
10kΩ
SW3
SW4
SW10
SW8
SW15
RE0
SW6
SW1
SW5
SW0
SW11
R
LOAD
LPTIACON0
[9:5]
LPTIACON0
[12:10]
CE0
RE0
SE0
RC0_0
RC0_1
SE0
TSWFULLCON[4]
T5
TSWFULLCON[6]
T7
SE1
VBIAS0
LPDACSW0[3]
OPEN: LPDACCON0[5] = 1
AND LPDACSW0[4] = 0
LPDACCON0[3]
LPDACCON0[4]
VZERO0
VREF_2.5V
AIN4_LPF0
FORCE/SENSE
SW14
TO CHANNEL 1
R
LPF
LPTIACON0
[15:13]
SW9
10kΩ
R
TIA
LPDAC0
12-BIT
6-BIT
ULPBUF
ULPREF
SW12
LPDACSW0[1]
LPDACSW0[2]
ADC
MUX
ADCVBIAS_CAP (1.11V)
LPDACSW1[0]
VZERO1
VZERO0
LPDACSW0[0]
VZERO0
HSTIA
CAP_POT0
Figure 39. Switches for Low Power Potentiostat, Low Power TIA, and Switch Matrix to Perform Cyclic Voltammetry or Pulse Test on SE0 Node Using High Speed TIA