Hardware Reference Manual
UG-1262
Rev. B | Page 53 of 312
PA0
LPTIA0
CE0
LPDAC0
2.5V
LPF
RE0
SE0
CE1
SE1
RE1
DE0
DE1
RCAL0
RCAL1
AIN1
AIN0
AIN3/
BUF_VREF1V8
AIN2
16
675-
107
LPF
P NODE
N NODE
P
N
LPDAC1
1.11V
LPDAC0
LPTIA1
PA1
HSTIA
LPDAC1
2.5V
AIN0 TO AIN7
INTERNAL
CHANNELS
GAIN
HSDAC
D
SWITCH
TO
CE0, CE1,
RCAL0, SE1,
AIN0 TO AIN3/BUF_VREF1V8
FROM
RCAL0, DE0, DE1,
AIN0 TO AIN3/BUF_VREF1V8,
RE0, RE1,
SE0, SE1
FROM
RCAL1,
AIN0 TO AIN3/BUF_VREF1V8,
SE0, SE1
FROM
RCAL1,
AIN0 TO AIN3/BUF_VREF1V8,
SE0, SE1
DE0, DE1
FEED-
BACK
P
SWITCHES
FEED-
BACK
N
SWITCHES
T
SWITCHES
CURRENT
1.82V
PGA
AAF
ADC
ADC
MUX
POSTPROCESSING:
DIGITAL FILTERS,
DFT, CALIBRATION
Figure 6. Block Level Overview of AFE Die Analog Circuitry and Connection to External Pins