25
User’s Manual U15798EJ2V0UD
LIST OF FIGURES (7/8)
Figure No.
Title
Page
19-5
Format of External Interrupt Rising Edge Enable Register (EGP),
External Interrupt Falling Edge Enable Register (EGN) .......................................................................
394
19-6
Format of Program Status Word ..........................................................................................................
395
19-7
Flowchart of Non-Maskable Interrupt Request Generation to Acknowledgment .................................
397
19-8
Non-Maskable Interrupt Request Acknowledgment Timing .................................................................
397
19-9
Non-Maskable Interrupt Request Acknowledgment Operation ............................................................
398
19-10
Interrupt Request Acknowledgment Processing Algorithm ..................................................................
400
19-11
Interrupt Request Acknowledgment Timing (Minimum Time) ..............................................................
401
19-12
Interrupt Request Acknowledgment Timing (Maximum Time) .............................................................
401
19-13
Nesting Examples ................................................................................................................................
403
19-14
Interrupt Request Hold .........................................................................................................................
405
20-1
Format of Oscillation Stabilization Time Select Register (OSTS) ........................................................
407
20-2
HALT Mode Release by Interrupt Request Generation ........................................................................
409
20-3
HALT Mode Release by RESET Input .................................................................................................
410
20-4
STOP Mode Release by Interrupt Request Generation .......................................................................
413
20-5
STOP Mode Release by RESET Input ................................................................................................
414
21-1
Reset Function Block Diagram ............................................................................................................
415
21-2
Timing of Reset by RESET Input .........................................................................................................
416
21-3
Timing of Reset Due to Watchdog Timer Overflow ..............................................................................
416
21-4
Timing of Reset in STOP Mode by RESET Input .................................................................................
416
22-1
ROM Correction Block Diagram ...........................................................................................................
419
22-2
Format of Correction Address Registers 0 and 1 .................................................................................
420
22-3
Format of Correction Control Register (CORCN) ................................................................................
421
22-4
Storing Example to EEPROM (When One Place Is Corrected) ...........................................................
422
22-5
Initialization Routine .............................................................................................................................
423
22-6
ROM Correction Operation ..................................................................................................................
424
22-7
ROM Correction Example ....................................................................................................................
425
22-8
Program Transition Diagram (When One Place Is Corrected) .............................................................
426
22-9
Program Transition Diagram (When Two Places Are Corrected) .........................................................
427
23-1
Format of Memory Size Switching Register (IMS) ...............................................................................
431
23-2
Format of Internal Expansion RAM Size Switching Register (IXS) ......................................................
432
23-3
Environment for Writing Program to Flash Memory .............................................................................
433
23-4
Communication Mode Selection Format ..............................................................................................
434
23-5
Example of Connection with Dedicated Flash Programmer ................................................................
435
23-6
V
PP
Pin Connection Example ...............................................................................................................
437
23-7
Signal Conflict (Input Pin of Serial Interface) .......................................................................................
438
23-8
Abnormal Operation of Other Device ...................................................................................................
438
23-9
Signal Conflict (RESET Pin) ................................................................................................................
439
23-10
Wiring Example for Flash Writing Adapter with 3-Wire Serial I/O (SIO3) ............................................
440
23-11
Wiring Example for Flash Writing Adapter with 3-Wire Serial I/O (SIO3) with Handshake ..................
441
Содержание mPD780344 Series
Страница 2: ...2 User s Manual U15798EJ2V0UD MEMO...