8
User’s Manual U15798EJ2V0UD
Major Revisions in This Edition (3/3)
Page
Description
p.368
Modification of
Figure 18-7 Format of Static/Dynamic Display Switching Register 3 (SDSEL3)
p.369
Modification of
Figure 18-8 Format of Pin Function Switching Registers (PF8 to PF11)
and addition
of
Caution 2
.
pp.370, 371
Replace
18.4 LCD Controller/Driver Settings
and
18.5 LCD Display RAM
of 1st edition
p.370 in 1st edition Deletion of
Table 18-7 LCD Drive Voltages
of 1st edition
pp.373 to 375
Standardization of symbols
• V
LC0
pin output voltage: V
LCD0
• V
LC1
pin output voltage: V
LCD1
• V
LC2
pin output voltage: V
LCD2
p.375
Change of
Table 18-6 Output Voltages of V
LC0
to V
LC2
Pins
p.376
Addition of description in
18.8.1 Static display example
Change of LCD panel connection examples
p.377
•
Figure 18-14 Static LCD Panel Connection Example (SDSEL3n = 1: n = 0, 1)
p.380
•
Figure 18-17 3-Time-Division LCD Panel Connection Example (SDSEL3n = 0: n = 0 to 2)
p.383
•
Figure 18-20 4-Time-Division LCD Panel Connection Example (SDSEL3n = 0, n = 0 to 2)
p.389
Correction of
Figure 19-1 Basic Configuration of Interrupt Function (E) Software interrupt
p.394
Addition of
Caution
in
Figure 19-5 Format of External Interrupt Rising Edge Enable Register
(EGP)
,
External Interrupt Falling Edge Enable Register (EGN)
p.396
Addition of description and
Remark
in
19.4.1 Non-maskable interrupt request acknowledgment
operation
p.399
Addition of description in
19.4.2 Maskable interrupt request acknowledgment operation
p.402
Addition of items in
Table 19-4 Interrupt Request Enabled for Nesting During Interrupt Servicing
pp.410, 411
Addition of
Caution
and
Table 20-3 HALT Mode Release Condition and Necessity of NOP Instruc-
tion Setting When Subclock Multiplied by 4 Is Used (
µ
PD78F0354, 78F0354Y Only)
in
20.2.1 (2)
HALT mode release
p.419
Addition of description on flash memory in
CHAPTER 22 ROM CORRECTION
p.431
Correction of
Figure 23-1 Format of Memory Size Switching Register (IMS)
p.434
Modification of
Table 23-3 Communication Mode List
pp.435, 436
Change of pin names and signal names in
Figure 23-5 Example of Connection with Dedicated
Flash Programmer
and
Table 23-4 Pin Connection List
Correction of flash writing adapter wiring examples
p.440
•
Figure 23-10 Wiring Example for Flash Writing Adapter with 3-Wire Serial I/O (SIO3)
p.441
•
Figure 23-11 Wiring Example for Flash Writing Adapter with 3-Wire Serial I/O (SIO3) with
Handshake
p.442
•
Figure 23-12 Wiring Example for Flash Writing Adapter with 3-Wire Serial I/O (CSI1)
p.443
•
Figure 23-13 Wiring Example for Flash Writing Adapter with UART (UART0)
p.459
Revision of
CHAPTER 25 ELECTRICAL SPECIFICATIONS
p.482
Addition of 113-pin plastic FBGA package in
CHAPTER 27 PACKAGE DRAWINGS
p.483
Addition of
CHAPTER 28 RECOMMENDED SOLDERING CONDITIONS
p.490
Addition of emulation probe NP-113F1-DA3 and conversion sockets LSPACK113A1110N01 and
CSSOCKET113A1110N01 in
A.5 Debugging Tools (Hardware)
p.494
Addition of
APPENDIX B NOTES ON TARGET SYSTEM DESIGN
p.502
Addition of
APPENDIX D REVISION HISTORY
The mark shows major revised points.
Содержание mPD780344 Series
Страница 2: ...2 User s Manual U15798EJ2V0UD MEMO...